ADRV9009Data SheetFUNCTIONAL BLOCK DIAGRAMRx1ADRV9009RX1_IN +Rx2RX1_IN –RX2_IN + RX2_IN –ADCLPFORx1SYNCINx±ORX1_IN +ORx2ORX1_IN –SERDOUTx±ADCORX2_IN +SERDINx±ORX2_IN –LPFSYNCOUTx±DIGITALPROCESSINGSYSREF_IN±RF_EXT_LO_I/O+LODECIMATIONGP_INTERRUPTRF_EXT_LO_I/O–SYNTHARMpFIRM3AGCRXx_ENABLEDC-OFFSETQECTXx_ENABLELOLJESD204BRESETTx1CIF/RIFTX1_OUT +TESTTx2TX1_OUT –DACSCLKTX2_OUT +CSLPFTX2_OUT –SDOSDIODACLPFGPIOS, AUXADCs, AND AUXDACsCLOCKREF_CLK_IN +GENERATIONREF_CLK_IN – 001 GPIO_3P3_xGPIO_xAUXADC_0 THROUGH AUXADC_3 16499- Figure 1. Rev. B | Page 4 of 127 Document Outline Features Applications General Description Revision History Functional Block Diagram Specifications Current and Power Consumption Specifications Timing Diagrams Absolute Maximum Ratings Reflow Profile Thermal Management Thermal Resistance ESD Caution Pin Configuration and Function Descriptions Typical Performance Characteristics 75 MHz to 525 MHz Band 650 MHz to 3000 MHz Band 3400 MHz to 4800 MHz Band 5100 MHz to 5900 MHz Band Transmitter Output Impedance Observation Receiver Input Impedance Receiver Input Impedance Terminology Theory of Operation Transmitter Receiver Observation Receiver Clock Input Synthesizers RF PLL Clock PLL SPI JTAG Boundary Scan Power Supply Sequence GPIO_x Pins Auxiliary Converters AUXADC_x Auxiliary DAC x JESD204B Data Interface Applications Information PCB Layout and Power Supply Recommendations Overview PCB Material and Stackup Selection Fanout and Trace Space Guidelines Component Placement and Routing Guidelines Signals with Highest Routing Priority Signals with Second Routing Priority Signals with Lowest Routing Priority RF and JESD204B Transmission Line Layout RF Routing Guidelines Transmitter Balun DC Feed Supplies JESD204B Trace Routing Recommendations Routing Recommendations Stripline Transmission Lines vs. Microstrip Transmission Lines Isolation Techniques Used on the ADRV9009-W/PCBZ Isolation Goals Isolation Between JESD204B Lines RF Port Interface Information RF Port Impedance Data Advanced Design System (ADS) Setup Using the DataAccessComponent and SEDZ File Transmitter Bias and Port Interface General Receiver Path Interface Impedance Matching Network Examples Outline Dimensions Ordering Guide