Datasheet ADSP-21065L (Analog Devices) - 6

HerstellerAnalog Devices
BeschreibungDSP Microcomputer
Seiten / Seite44 / 6 — ADSP-21065L. CLKIN. ADDR23-0. DATA31-0. RESET. ID1-0. CONTROL. SPORT0. …
RevisionC
Dateiformat / GrößePDF / 597 Kb
DokumentenspracheEnglisch

ADSP-21065L. CLKIN. ADDR23-0. DATA31-0. RESET. ID1-0. CONTROL. SPORT0. CPA. SPORT1. BR2 BR1. CLOCK. BOOT. ADDR. EPROM. DATA. (OPTIONAL). ADDRESS. HOST

ADSP-21065L CLKIN ADDR23-0 DATA31-0 RESET ID1-0 CONTROL SPORT0 CPA SPORT1 BR2 BR1 CLOCK BOOT ADDR EPROM DATA (OPTIONAL) ADDRESS HOST

Modelllinie für dieses Datenblatt

Textversion des Dokuments

ADSP-21065L ADSP-21065L #2 CLKIN ADDR23-0 DATA31-0 RESET 10 ID1-0 CONTROL SPORT0 CPA SPORT1 BR2 BR1 ADSP-21065L #1 CLOCK CS CLKIN BOOT ADDR EPROM RESET DATA RESET (OPTIONAL) CONTROL ADDRESS DATA 01 ID1-0 ADDR23-0 HOST DATA PROCESSOR 31-0 (OPTIONAL) SPORT0 RD CS WR ADDR ACK DATA MS3-0 BMS SPORT1 ADDR SBTS SW DATA CS HBR CONTROL HBG CS SDRAM (OPTIONAL) REDY RAS RAS CAS CAS DQM DQM SDWE WE SDCLK1-0 CLK SDCKE CKE SDA10 A10 CPA BR2 BR1
Figure 3. Multiprocessing System –6– REV. C Document Outline SUMMARY KEY FEATURES Flexible Data Formats and 40-Bit Extended Precision Parallel Computations 544 Kbits Configurable On-Chip SRAM DMA Controller Host Processor Interface Multiprocessing Serial Ports GENERAL DESCRIPTION ADSP-21000 FAMILY CORE ARCHITECTURE Independent, Parallel Computation Units Data Register File Single-Cycle Fetch of Instruction and Two Operands Instruction Cache Data Address Generators with Hardware Circular Buffers Flexible Instruction Set ADSP-21065L FEATURES Dual-Ported On-Chip Memory Off-Chip Memory and Peripherals Interface SDRAM Interface Host Processor Interface DMA Controller Serial Ports Programmable Timers and General-Purpose I/O Ports Program Booting Multiprocessing DEVELOPMENT TOOLS Additional Information PIN DESCRIPTIONS CLOCK SIGNALS TARGET BOARD CONNECTOR FOR EZ-ICE PROBE SPECIFICATIONS ABSOLUTE MAXIMUM RATINGS POWER DISSIPATION ADSP-21065L TIMING SPECIFICATIONS General Notes Memory Read—Bus Master Memory Write—Bus Master Synchronous Read/Write—Bus Master Synchronous Read/Write—Bus Slave Multiprocessor Bus Request and Host Bus Request Asynchronous Read/Write—Host to ADSP-21065L Three-State Timing—Bus Master, Bus Slave, HBR, SBTS DMA Handshake SDRAM Interface—Bus Master SDRAM Interface—Bus Slave Serial Ports JTAG Test Access Port and Emulation OUTPUT DRIVE CURRENT TEST CONDITIONS Output Disable Time Example System Hold Time Calculation Capacitive Loading POWER DISSIPATION ENVIRONMENTAL CONDITIONS Thermal Characteristics 208-LEAD MQFP PIN CONFIGURATION 208-LEAD MQFP PIN OUTLINE DIMENSIONS 208-Lead Plastic Quad Flatpack Package [MQFP] 196-BALL MINI-BGA PIN CONFIGURATION 196-BALL MINI-BGA PIN CONFIGURATION ORDERING GUIDE OUTLINE DIMENSIONS 196-Lead Chip Scale Ball Grid Array [CSPBGA] Revision History