AD9234Data SheetTiming DiagramsCLK–CLK+tSU_SRtH_SRSYSREF– 003 SYSREF+ 12244- Figure 2. SYSREF± Setup and Hold Timing tttDSHIGHCLKtACCESStHtStDHtLOWCSBSCLK DON’T CAREDON’T CARE 004 SDIO DON’T CARER/WA14A13A12A11A10A9A8A7D5D4D3D2D1D0DON’T CARE 12244- Figure 3. Serial Port Interface Timing Diagram APERTURE DELAYSAMPLE NANALOGINPUTN – 54N + 1N – 55SIGNALN – 53N – 52N – 51N – 1CLK–CLK+CLK–CLK+SERDOUT0–ABCDEFGHIJABCDEFGHIJABCDEFGHIJCONVERTER0 MSBSERDOUT0+SERDOUT1–ABCDEFGHIJABCDEFGHIJABCDEFGHIJCONVERTER0 LSBSERDOUT1+SERDOUT2–ABCDEFGHIJABCDEFGHIJABCDEFGHIJCONVERTER1 MSBSERDOUT2+SERDOUT3–ABCDEFGHIJABCDEFGHIJABCDEFGHIJCONVERTER1 LSBSERDOUT3+SAMPLE N – 55SAMPLE N – 54SAMPLE N – 53 002 ENCODED INTO 1ENCODED INTO 1ENCODED INTO 18-BIT/10-BIT SYMBOL8-BIT/10-BIT SYMBOL8-BIT/10-BIT SYMBOL 12244- Figure 4. Data Output Timing (Ful Bandwidth Mode; L = 4; M = 2; F = 1) Rev. B | Page 10 of 72 Document Outline FEATURES APPLICATIONS FUNCTIONAL BLOCK DIAGRAM PRODUCT HIGHLIGHTS TABLE OF CONTENTS REVISION HISTORY GENERAL DESCRIPTION SPECIFICATIONS DC SPECIFICATIONS AC SPECIFICATIONS DIGITAL SPECIFICATIONS SWITCHING SPECIFICATIONS TIMING SPECIFICATIONS Timing Diagrams ABSOLUTE MAXIMUM RATINGS THERMAL CHARACTERISTICS ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS AD9234-1000 AD9234-500 EQUIVALENT CIRCUITS THEORY OF OPERATION ADC ARCHITECTURE ANALOG INPUT CONSIDERATIONS Differential Input Configurations Input Common Mode Analog Input Controls and SFDR Optimization Absolute Maximum Input Swing VOLTAGE REFERENCE CLOCK INPUT CONSIDERATIONS Clock Duty Cycle Considerations Input Clock Divider Input Clock Divider ½ Period Delay Adjust Clock Fine Delay Adjust CLOCK JITTER CONSIDERATIONS POWER-DOWN/STANDBY MODE TEMPERATURE DIODE ADC OVERRANGE AND FAST DETECT ADC OVERRANGE FAST THRESHOLD DETECTION (FD_A AND FD_B) SIGNAL MONITOR SPORT Over JESD204B DIGITAL DOWNCONVERTER (DDC) DDC GENERAL DESCRIPTION HALF-BAND FILTER DDC GAIN STAGE DDC COMPLEX TO REAL CONVERSION DIGITAL OUTPUTS INTRODUCTION TO THE JESD204B INTERFACE JESD204B OVERVIEW FUNCTIONAL OVERVIEW Transport Layer Data Link Layer Physical Layer JESD204B LINK ESTABLISHMENT Code Group Synchronization (CGS) and SYNCINB± Initial Lane Alignment Sequence (ILAS) User Data and Error Detection 8B/10B Encoder PHYSICAL LAYER (DRIVER) OUTPUTS Digital Outputs, Timing, and Controls De-Emphasis Phase-Locked Loop CONFIGURING THE JESD204B LINK Example 1: Full Bandwidth Mode at 1 GSPS Example 2: Full Bandwidth Mode at 500 MSPS Example 3: ADC with DDC Option (Two ADCs Plus Two DDCs) DETERMINISTIC LATENCY SUBCLASS 0 OPERATION SUBCLASS 1 OPERATION Deterministic Latency Requirements Setting Deterministic Latency Registers MULTICHIP SYNCHRONIZATION NORMAL MODE TIMESTAMP MODE SYSREF± INPUT SYSREF± Control Features SYSREF± SETUP/HOLD WINDOW MONITOR LATENCY END TO END TOTAL LATENCY EXAMPLE LATENCY CALCULATION TEST MODES ADC TEST MODES JESD204B BLOCK TEST MODES Transport Layer Sample Test Mode Interface Test Modes Data Link Layer Test Modes SERIAL PORT INTERFACE CONFIGURATION USING THE SPI HARDWARE INTERFACE SPI ACCESSIBLE FEATURES MEMORY MAP READING THE MEMORY MAP REGISTER TABLE Open and Reserved Locations Default Values Logic Levels Channel-Specific Registers SPI Soft Reset MEMORY MAP REGISTER TABLE APPLICATIONS INFORMATION POWER SUPPLY RECOMMENDATIONS EXPOSED PAD THERMAL HEAT SLUG RECOMMENDATIONS AVDD1_SR (PIN 57) AND AGND (PIN 56 AND PIN 60) OUTLINE DIMENSIONS ORDERING GUIDE