ADRF6520Data Sheet161.0036MHz FILTER36MHz FILTER144MHz FILTER144MHz FILTER14720MHz FILTER0.75720MHz FILTERBYPASS MODE)BYPASS MODEdB12(0.50Hs) nTC(10A0.25MAY LIS8M0DEE DUP6–0.25ROLITUGP M4–0.50I/Q A2–0.750–1.00550500 015 1101001000 018 FREQUENCY (MHz) 14830- FREQUENCY (MHz) 14830- Figure 15. Group Delay vs. Frequency for 36 MHz, 144 MHz, Figure 18. IQ Amplitude Mismatch vs. Frequency for 36 MHz, 144 MHz, 720 MHz, and Bypass Mode 720 MHz, and Bypass Mode 30010036MHz FILTERBYPASS MODE250144MHz FILTER720MHz FILTER200s)s)pp15050CH (100CH (ATATM50MISISM0M0AYAYL–50LDEDE–100UPUP–150–50ROROGG–200–250–300–100313 23 33 43 53 63 73 83 93 103 113 123 133 143 153 016 01252503755006257508751000 1125 1250 119 FREQUENCY (MHz)FREQUENCY (MHz) 14830- 14830- Figure 16. IQ Group Delay Mismatch vs. Frequency for 36 MHz and 144 MHz Figure 19. IQ Group Delay Mismatch vs. Frequency for 720 MHz and Bypass Mode 166044043015554201450mA) N ( 410IO1345T PBm)B)dd400UM1240B (N (NS1dAI390PGCOO 1135NT 38010303.15V, 144MHz3.15V, 720MHz3703.3V, 144MHz3.3V, 720MHzCURRE3.45V, 144MHz3.45V, 720MHz9253.15V, 36MHz3.15V, BYPASSOP1dB3603.3V, 36MHz3.3V, BYPASSGAIN3.45V, 36MHz3.45V, BYPASS82035000.1 0.2 0.3 0.4 0.5 0.6 0.7 0.8 0.9 1.0 1.1 1.2 1.3 1.4 1.5 317 –40 –30 –20 –1001020304050607080 035 VGN2 (V) 14830- TEMPERATURE (°C) 14830- Figure 17. OP1dB vs. Gain at a Fundamental of 500 MHz Figure 20. Current Consumption vs. Temperature for 36 MHz, 144 MHz, 720 MHz, and Bypass Mode Rev. 0 | Page 10 of 29 Document Outline FEATURES APPLICATIONS FUNCTIONAL BLOCK DIAGRAM GENERAL DESCRIPTION TABLE OF CONTENTS REVISION HISTORY SPECIFICATIONS ABSOLUTE MAXIMUM RATINGS THERMAL RESISTANCE ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS THEORY OF OPERATION INPUT VGAs RMS DETECTOR PROGRAMMABLE FILTERS Bypassing the Filters VARIABLE GAIN AMPLIFIERS OUTPUT BUFFERS/ADC DRIVERS DC OFFSET COMPENSATION LOOP PROGRAMMING THE ADRF6520 NOISE CHARACTERISTICS DISTORTION CHARACTERISTICS MAXIMIZING THE DYNAMIC RANGE KEY PARAMETERS FOR QUADRATURE-BASED RECEIVERS SPI REGISTER AND TIMING REGISTER READ/WRITE TIMING Write Cycle Read Cycle APPLICATIONS INFORMATION BASIC CONNECTIONS SUPPLY DECOUPLING INPUT SIGNAL PATH OUTPUT SIGNAL PATH DC OFFSET COMPENSATION LOOP ENABLED SERIAL PORT CONNECTIONS ENABLE/DISABLE FUNCTION GAIN PIN DECOUPLING RMS DETECTOR CONNECTIONS VGA2 GAIN STEP RESPONSE LINEAR OPERATION OF THE ADRF6520 EVALUATION BOARD OUTLINE DIMENSIONS ORDERING GUIDE