ADL5335Data SheetDIGITAL LOGIC TIMINGTable 2. Parameter DescriptionMin Typ Max Unit tCLK Maximum serial clock rate 25 MHz tHI Minimum period that SCLK is in a logic high state 10 ns tLO Minimum period that SCLK is in a logic low state 10 ns tS Setup time between falling edge of CS and SCLK 15 ns tH Hold time between data and rising edge of SCLK 5 ns tDS Setup time between data and rising edge of SCLK 15 ns tDH SCLK to SDIO Hold Time 10 ns tZ Maximum time delay between CS deactivation and SDIO bus to return to high impedance 5 ns tACCESS Maximum time delay between falling edge of SCLK and out data valid for a read operation 5 ns SPI Timing DiagramtDStHItCLKtHtSttDHtLOACCESSCSSCLK DON’T CAREDON’T CAREtZSDIO DON’T CARER/WA14A13A12A11A10A9D7D6D5D4D3D2D1D0DON’T CARE -002 304 16 Figure 2. SPI Timing Rev. 0 | Page 6 of 16 Document Outline FEATURES APPLICATIONS FUNCTIONAL BLOCK DIAGRAM GENERAL DESCRIPTION TABLE OF CONTENTS REVISION HISTORY SPECIFICATIONS DIGITAL LOGIC TIMING SPI Timing Diagram ABSOLUTE MAXIMUM RATINGS THREMAL RESISTANCE ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS THEORY OF OPERATION BASIC STRUCTURE DIGITAL INTERFACE OVERVIEW Serial Peripheral Interface (SPI) Fast Attack (FA) APPLICATIONS INFORMATION BASIC CONNECTIONS OUTLINE DIMENSIONS ORDERING GUIDE