Datasheet AD7664 (Analog Devices) - 4

HerstellerAnalog Devices
Beschreibung16-Bit 570 kSPS CMOS Successive Approximation PulSAR ADC with No Missing Codes
Seiten / Seite25 / 4 — AD7664. Parameter. Conditions. Min. Typ. Max. Unit. TIMING SPECIFICATIONS …
RevisionF
Dateiformat / GrößePDF / 564 Kb
DokumentenspracheEnglisch

AD7664. Parameter. Conditions. Min. Typ. Max. Unit. TIMING SPECIFICATIONS (–40. C to +85

AD7664 Parameter Conditions Min Typ Max Unit TIMING SPECIFICATIONS (–40 C to +85

Modelllinie für dieses Datenblatt

Textversion des Dokuments

AD7664 Parameter Conditions Min Typ Max Unit
TEMPERATURE RANGE8 Specified Performance TMIN to TMAX –40 +85 °C NOTES 1LSB means least significant bit. With the 0 V to 2.5 V input range, one LSB is 38.15 µV. 2See Definition of Specifications section. These specifications do not include the error contribution from the external reference. 3All specifications in dB are referred to a full-scale input FS. Tested with an input signal at 0.5 dB below full-scale unless otherwise specified. 4In Normal Mode. 5Tested in Parallel Reading Mode. 6In Impulse Mode. 7With all digital inputs forced to OVDD or OGND, respectively. 8Contact factory for extended temperature range. Specifications subject to change without notice.
TIMING SPECIFICATIONS (–40 C to +85 C, AVDD = DVDD = 5 V, OVDD = 2.7 V to 5.25 V, unless otherwise noted.) Parameter Symbol Min Typ Max Unit
REFER TO FIGURES 11 AND 12 Convert Pulse Width t1 5 ns Time between Conversions t2 1.75/2/2.25 Note 1 µs (Warp Mode/Normal Mode/Impulse Mode) CNVST LOW to BUSY HIGH Delay t3 25 ns BUSY HIGH All Modes Except in t4 1.5/1.75/2 µs Master Serial Read after Convert Mode (Warp Mode/Normal Mode/Impulse Mode) Aperture Delay t5 2 ns End of Conversion to BUSY LOW Delay t6 10 ns Conversion Time t7 1.5/1.75/2 µs (Warp Mode/Normal Mode/Impulse Mode) Acquisition Time t8 250 ns RESET Pulsewidth t9 10 ns REFER TO FIGURES 13, 14, AND 15 (Parallel Interface Modes) CNVST LOW to DATA Valid Delay t10 1.5/1.75/2 µs (Warp Mode/Normal Mode/Impulse Mode) DATA Valid to BUSY LOW Delay t11 45 ns Bus Access Request to DATA Valid t12 40 ns Bus Relinquish Time t13 5 15 ns REFER TO FIGURES 16 AND 17 (Master Serial Interface Modes)2 CS LOW to SYNC Valid Delay t14 10 ns CS LOW to Internal SCLK Valid Delay2 t15 10 ns CS LOW to SDOUT Delay t16 10 ns CNVST LOW to SYNC Delay t17 25/275/525 ns (Warp Mode/Normal Mode/Impulse Mode) SYNC Asserted to SCLK First Edge Delay t18 4 ns Internal SCLK Period t19 40 75 ns Internal SCLK HIGH (INVSCLK Low)3 t20 30 ns Internal SCLK LOW (INVSCLK Low)3 t21 9.5 ns SDOUT Valid Setup Time t22 4.5 ns SDOUT Valid Hold Time t23 3 ns SCLK Last Edge to SYNC Delay t24 3 CS HIGH to SYNC HI-Z t25 10 ns CS HIGH to Internal SCLK HI-Z t26 10 ns CS HIGH to SDOUT HI-Z t27 10 ns BUSY HIGH in Master Serial Read after Convert t28 2.75/3/3.25 µs (Warp Mode/Normal Mode/Impulse Mode) CNVST LOW to SYNC Asserted Delay t29 1/1.25/1.5 µs (Warp Mode/Normal Mode/Impulse Mode) SYNC Deasserted to BUSY LOW Delay t30 50 ns REFER TO FIGURES 18 AND 20 (Slave Serial Interface Modes)2 External SCLK Setup Time t31 5 ns External SCLK Active Edge to SDOUT Delay t32 3 16 ns SDIN Setup Time t33 5 ns SDIN Hold Time t34 5 ns External SCLK Period t35 25 ns External SCLK HIGH t36 10 ns External SCLK LOW t37 10 ns NOTES 1In Warp Mode only, the maximum time between conversions is 1 ms; otherwise, there is no required maximum time. 2In Serial Interface Modes, the SYNC, SCLK, and SDOUT timings are defined with a maximum load CL of 10 pF; otherwise, the load is 60 pF maximum. 3If the polarity of SCLK is inverted, the timing references of SCLK are also inverted. Specifications subject to change without notice. REV. F –3– Document Outline FEATURES APPLICATIONS FUNCTIONAL BLOCK DIAGRAM GENERAL DESCRIPTION PRODUCT HIGHLIGHTS SPECIFICATIONS TIMING SPECIFICATIONS ABSOLUTE MAXIMUM RATINGS ORDERING GUIDE PIN CONFIGURATION PIN FUNCTION DESCRIPTIONS DEFINITION OF SPECIFICATIONS Integral Nonlinearity Error (INL) Differential Nonlinearity Error (DNL) Full-Scale Error Unipolar Zero Error Spurious-Free Dynamic Range (SFDR) Effective Number of Bits (ENOB) Total Harmonic Distortion (THD) Signal-to-Noise Ratio (SNR) Signal to (Noise + Distortion) Ratio (S/[N+D]) Aperture Delay Transient Response Overvoltage Recovery Typical Performance Characteristics CIRCUIT INFORMATION CONVERTER OPERATION Modes of Operation Transfer Functions TYPICAL CONNECTION DIAGRAM Analog Input Driver Amplifier Choice Voltage Reference Input Power Supply POWER DISSIPATION VERSUS THROUGHPUT CONVERSION CONTROL DIGITAL INTERFACE PARALLEL INTERFACE SERIAL INTERFACE MASTER SERIAL INTERFACE Internal Clock SLAVE SERIAL INTERFACE External Clock External Discontinuous Clock Data Read after Conversion External Clock Data Read during Conversion MICROPROCESSOR INTERFACING SPI Interface (ADSP-219x) APPLICATION HINTS Bipolar and Wider Input Ranges Layout OUTLINE DIMENSIONS Revision History