Datasheet AD9215 (Analog Devices) - 6

HerstellerAnalog Devices
Beschreibung10-Bit, 65/80/105 MSPS 3 V A/D Converter
Seiten / Seite37 / 6 — Data Sheet. AD9215. Table 3. Digital Specifications. AD9215BRU-65/. …
RevisionB
Dateiformat / GrößePDF / 1.0 Mb
DokumentenspracheEnglisch

Data Sheet. AD9215. Table 3. Digital Specifications. AD9215BRU-65/. AD9215BRU-80/. AD9215BRU-105/. AD9215BCP-65. AD9215BCP-80

Data Sheet AD9215 Table 3 Digital Specifications AD9215BRU-65/ AD9215BRU-80/ AD9215BRU-105/ AD9215BCP-65 AD9215BCP-80

Modelllinie für dieses Datenblatt

Textversion des Dokuments

link to page 6 link to page 6 link to page 6
Data Sheet AD9215 Table 3. Digital Specifications AD9215BRU-65/ AD9215BRU-80/ AD9215BRU-105/ AD9215BCP-65 AD9215BCP-80 AD9215BCP-105 Test Parameter Temp Level Min Typ Max Min Typ Max Min Typ Max Unit
LOGIC INPUTS (CLK, PDWN) High Level Input Voltage Full IV 2.0 2.0 2.0 V Low Level Input Voltage Full IV 0.8 0.8 0.8 V High Level Input Current Full IV −650 +10 −650 +10 −650 +10 µA Low Level Input Current Full IV −70 +10 −70 +10 −70 +10 µA Input Capacitance Full V 2 2 2 pF LOGIC OUTPUTS1 DRVDD = 2.5 V High Level Output Voltage Full IV 2.45 2.45 2.45 V Low Level Output Voltage Full IV 0.05 0.05 0.05 V 1 Output voltage levels measured with a 5 pF load on each output.
Table 4. Switching Specifications AD9215BRU-65/ AD9215BRU-80/ AD9215BRU-105/ AD9215BCP-65 AD9215BCP-80 AD9215BCP-105 Test Unit Parameter Temp Level Min Typ Max Min Typ Max Min Typ Max
CLOCK INPUT PARAMETERS Maximum Conversion Rate Full VI 65 80 105 MSPS Minimum Conversion Rate Full V 5 5 5 MSPS CLOCK Period Full V 15.4 12.5 9.5 ns DATA OUTPUT PARAMETERS Output Delay1 (tOD) Full VI 2.5 4.8 6.5 2.5 4.8 6.5 2.5 4.8 6.5 ns Pipeline Delay (Latency) Full V 5 5 5 Cycles Aperture Delay 25°C V 2.4 2.4 2.4 ns Aperture Uncertainty (Jitter) 25°C V 0.5 0.5 0.5 ps rms Wake-Up Time2 25°C V 7 7 7 ms OUT-OF-RANGE RECOVERY TIME 25°C V 1 1 1 Cycles
N+1 N N+2 N+8 N–1 N+3 t ANALOG A INPUT N+7 N+4 N+5 N+6 CLK DATA N–7 N–6 N–5 N–4 N–3 N–2 N–1 N N+1 N+2 OUT tPD
02874-A-002 Figure 2. Timing Diagram 1 Output delay is measured from CLK 50% transition to DATA 50% transition, with 5 pF load on each output. 2 Wake-up time is dependent on the value of decoupling capacitors; typical values shown with 0.1 µF and 10 µF capacitors on REFT and REFB. Rev. B | Page 5 of 36 Document Outline Specifications Absolute Maximum Ratings1 Explanation of Test Levels ESD Caution Pin Configurations and Function Descriptions Equivalent Circuits Definitions of Specifications Aperture Delay Aperture Jitter Clock Pulse Width and Duty Cycle Differential Nonlinearity (DNL, No Missing Codes) Effective Number of Bits (ENOB) Gain Error Integral Nonlinearity (INL) Maximum Conversion Rate Minimum Conversion Rate Offset Error Out-of-Range Recovery Time Output Propagation Delay Power Supply Rejection Signal-to-Noise and Distortion (SINAD) Ratio Signal-to-Noise Ratio (SNR) Spurious-Free Dynamic Range (SFDR) Temperature Drift Total Harmonic Distortion (THD) Two-Tone SFDR Typical Performance Characteristics Applying the AD9215 Theory of Operation Analog Input and Reference Overview Differential Input Configurations Single-Ended Input Configuration Clock Input and Considerations Power Dissipation and Standby Mode Digital Outputs Timing Voltage Reference Internal Reference Connection External Reference Operation Operational Mode Selection Evaluation Board Outline Dimensions Ordering Guide