Datasheet AD9230-11 (Analog Devices) - 8

HerstellerAnalog Devices
Beschreibung11-Bit, 200 MSPS, 1.8 V Analog-to-Digital Converter
Seiten / Seite29 / 8 — AD9230-11. TIMING DIAGRAMS. N – 1. N + 4. N + 5. N + 3. VIN. N + 1. N + …
Dateiformat / GrößePDF / 665 Kb
DokumentenspracheEnglisch

AD9230-11. TIMING DIAGRAMS. N – 1. N + 4. N + 5. N + 3. VIN. N + 1. N + 2. tCH. tCL. 1/fS. CLK+. CLK–. tCPD. DCO+. DCO–. tSKEW. tPD. Dx+. N – 6. N – 5. N – 4. N – 3

AD9230-11 TIMING DIAGRAMS N – 1 N + 4 N + 5 N + 3 VIN N + 1 N + 2 tCH tCL 1/fS CLK+ CLK– tCPD DCO+ DCO– tSKEW tPD Dx+ N – 6 N – 5 N – 4 N – 3

Modelllinie für dieses Datenblatt

Textversion des Dokuments

AD9230-11 TIMING DIAGRAMS N – 1 t N + 4 A N + 5 N N + 3 VIN N + 1 N + 2 tCH tCL 1/fS CLK+ CLK– tCPD DCO+ DCO– tSKEW tPD Dx+ N – 6 N – 5 N – 4 N – 3 N – 2
02 0
Dx–
1- 10 07 Figure 2. Single Data Rate Mode
N – 1 t N + 4 A N + 5 N N + 3 VIN N + 1 N + 2 tCH tCL 1/fS CLK+ CLK– tCPD DCO+ DCO– tSKEW tPD D5+ D5 NO D5 NO D5 NO D5 NO D5 NO N – 7 DATA N – 6 DATA N – 5 DATA N – 4 DATA N – 3 DATA D5– D4/D10+ D10 D4 D10 D4 D10 D4 D10 D4 D10 D4 N – 7 N – 6 N – 6 N – 5 N – 5 N – 4 N – 4 N – 3 N – 3 N – 2 D4/D10–
3
6 MSBs
00 1-
5 LSBs
10 07 Figure 3. Double Data Rate Mode Rev. 0 | Page 7 of 28 Document Outline FEATURES APPLICATIONS FUNCTIONAL BLOCK DIAGRAM GENERAL DESCRIPTION PRODUCT HIGHLIGHTS TABLE OF CONTENTS REVISION HISTORY SPECIFICATIONS DC SPECIFICATIONS AC SPECIFICATIONS DIGITAL SPECIFICATIONS SWITCHING SPECIFICATIONS TIMING DIAGRAMS ABSOLUTE MAXIMUM RATINGS THERMAL RESISTANCE ESD CAUTION PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS EQUIVALENT CIRCUITS THEORY OF OPERATION ANALOG INPUT AND VOLTAGE REFERENCE Differential Input Configurations CLOCK INPUT CONSIDERATIONS Clock Duty Cycle Considerations Clock Jitter Considerations POWER DISSIPATION AND POWER-DOWN MODE DIGITAL OUTPUTS Digital Outputs and Timing Output Data Rate and Pinout Configuration Out-of-Range (OR) TIMING RBIAS CONFIGURATION USING THE SPI HARDWARE INTERFACE CONFIGURATION WITHOUT THE SPI MEMORY MAP READING THE MEMORY MAP TABLE RESERVED LOCATIONS DEFAULT VALUES LOGIC LEVELS TRANSFER REGISTER MAP OUTLINE DIMENSIONS ORDERING GUIDE