AD9261PIN CONFIGURATION AND FUNCTION DESCRIPTIONSDDTDK+NDNDD–+NDNNDILEFDBCLCGAGAVVIVIAVCFVRAVAGCS484746454443424140393837CLK–136 PLLMULT0/SCLKPIN 1CVDD235 PLLMULT1/SDIOINDICATORPDWN334 PLLMULT2DVDD433 PLLMULT3DGND532 PLLMULT4AD9261DRVDD631 DVDDPLL_LOCKED7TOP VIEW30 DGNDDCO8(Not to Scale)29 DRVDDD0928 ORD1 1027 D15D2 1126 D14D3 1225 D13131415161718192021222324DD1D4D5D6D7DNDDD8D9VD10D1D12DGDVDRNOTES 1. THE EXPOSED PAD MUST BE SOLDERED TO THE GROUND PLANE FOR THE LFCSP PACKAGE. SOLDERING THE EXPOSED PADDLE TO THE PCB 03 INCREASES THE RELIABILITY OF THE SOLDER JOINTS, MAXIMIZING -0 03 THE THERMAL CAPACITY OF THE PACKAGE. 78 0 Figure 3. Pin Configuration Table 8. Pin Function Descriptions Pin No.MnemonicDescription 1 CLK− Clock Input (−). 2 CVDD Clock Supply (1.8 V). 3 PDWN External Power-Down Pin. 4, 19, 31 DVDD Digital Supply (1.8 V). 5, 18, 30 DGND Digital Ground. 6, 17, 29 DRVDD Digital Output Driver Supply (1.8 V to 3.3 V). 7 PLL_LOCKED PLL Lock Indicator. 8 DCO Data Clock Output. 9 to 16, 20 to 27 D0 to D15 Data Output Bits. D0 is the LSB and D15 is the MSB. 28 OR Overrange Indicator. 32, 33, 34 PLLMULT4, PLLMULT3, PLLMULT2 PLL Mode Selection Pins. 35 PLLMULT1/SDIO PLL Mode Selection Pin/Serial Port Interface Data Input/Output. 36 PLLMULT0/SCLK PLL Mode Selection Pin/Serial Port Interface Clock. 37 CSB Serial Port Interface Chip Select. Active low. 38, 46 AGND Analog Ground. 39, 42, 45 AVDD Analog Supply (1.8 V). 40 VREF Voltage Reference Input/Output. 41 CFILT Noise Limiting Filter Capacitor. 43 VIN+ Analog Input (+). 44 VIN– Analog Input (−). 47 CGND Clock Ground. 48 CLK+ Clock Input (+). 49 EPAD Analog Ground. Pin 49 is the exposed thermal pad on the bottom of the package. Rev. 0 | Page 8 of 28 Document Outline Features Applications Functional Block Diagram General Description Product Highlights Revision History Specifications DC Specifications AC Specifications Digital Decimation Filtering Characteristics Digital Specifications Switching Specifications Timing Diagram Absolute Maximum Ratings Thermal Resistance ESD Caution Pin Configuration and Function Descriptions Typical Performance Characteristics Equivalent Circuits Theory of Operation Analog Input Considerations Input Common Mode Differential Input Configurations Voltage Reference Internal Reference Connection External Reference Operation Clock Input Considerations Direct Clocking Internal PLL Clock Distribution External PLL Control PLL Autoband Select Jitter Considerations Power Dissipation and Standby Mode Digital Engine Bandwidth Selection Decimation Filters Sample Rate Converter Cascaded Filter Responses Digital Outputs Digital Output Format Overrange (OR) Condition Timing Serial Port Interface (SPI) Configuration Using the SPI Hardware Interface Memory Map Memory Map Definitions Outline Dimensions Ordering Guide