Datasheet AD9683 (Analog Devices) - 7

HerstellerAnalog Devices
Beschreibung14-Bit, 170 MSPS/250 MSPS, JESD204B, Analog-to-Digital Converter
Seiten / Seite45 / 7 — AD9683. Data Sheet. AD9683-170. AD9683-250. Parameter1. Temperature. Min. …
RevisionD
Dateiformat / GrößePDF / 1.4 Mb
DokumentenspracheEnglisch

AD9683. Data Sheet. AD9683-170. AD9683-250. Parameter1. Temperature. Min. Typ. Max. Unit. DIGITAL SPECIFICATIONS. Table 3. Parameter

AD9683 Data Sheet AD9683-170 AD9683-250 Parameter1 Temperature Min Typ Max Unit DIGITAL SPECIFICATIONS Table 3 Parameter

Modelllinie für dieses Datenblatt

Textversion des Dokuments

AD9683 Data Sheet AD9683-170 AD9683-250 Parameter1 Temperature Min Typ Max Min Typ Max Unit
TWO-TONE SFDR fIN1 = 184.12 MHz (−7 dBFS), fIN2 = 187.12 MHz (−7 dBFS) 25°C 87 87 dBc FULL POWER BANDWIDTH2 25°C 1000 1000 MHz 1 See the AN-835 Application Note, Understanding High Speed ADC Testing and Evaluation for a complete set of definitions. 2 Full power bandwidth is the bandwidth of operation determined by where the spectral power of the fundamental frequency is reduced by 3 dB.
DIGITAL SPECIFICATIONS
AVDD = 1.8 V, DRVDD = 1.8 V, DVDD = 1.8 V, maximum sample rate for speed grade, VIN = −1.0 dBFS differential input, 1.75 V p-p full-scale input range, DCS enabled, default SPI, unless otherwise noted.
Table 3. Parameter Temperature Min Typ Max Unit
DIFFERENTIAL CLOCK INPUTS (CLK+, CLK−) Input CLK± Clock Rate Full 40 625 MHz Logic Compliance CMOS/LVDS/LVPECL Internal Common-Mode Bias Full 0.9 V Differential Input Voltage Full 0.3 3.6 V p-p Input Voltage Range Full AGND AVDD V Input Common-Mode Range Full 0.9 1.4 V High Level Input Current Full 0 +60 µA Low Level Input Current Full −60 0 µA Input Capacitance Full 4 pF Input Resistance Full 8 10 12 kΩ RF CLOCK INPUT (RFCLK) RF Clock Rate Full 500 1500 MHz Logic Compliance CMOS/LVDS/LVPECL Internal Bias Full 0.9 V Input Voltage Range Full AGND AVDD V High Input Voltage Level Full 1.2 AVDD V Low Input Voltage Level Full AGND 0.6 V High Level Input Current Full 0 +150 µA Low Level Input Current Full −150 0 µA Input Capacitance Full 1 pF Input Resistance (AC-Coupled) Full 8 10 12 kΩ SYNCIN INPUTS (SYNCINB+/SYNCINB−) Logic Compliance CMOS/LVDS Internal Common-Mode Bias Full 0.9 V Differential Input Voltage Range Full 0.3 3.6 V p-p Input Voltage Range Full DGND DVDD V Input Common-Mode Range Full 0.9 1.4 V High Level Input Current Full −5 +5 µA Low Level Input Current Full −10 +10 µA Input Capacitance Full 1 pF Input Resistance Full 12 16 20 kΩ Rev. D | Page 6 of 44 Document Outline FEATURES APPLICATIONS FUNCTIONAL BLOCK DIAGRAM GENERAL DESCRIPTION TABLE OF CONTENTS REVISION HISTORY PRODUCT HIGHLIGHTS SPECIFICATIONS ADC DC SPECIFICATIONS ADC AC SPECIFICATIONS DIGITAL SPECIFICATIONS SWITCHING SPECIFICATIONS TIMING SPECIFICATIONS Timing Diagrams ABSOLUTE MAXIMUM RATINGS THERMAL CHARACTERISTICS ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS EQUIVALENT CIRCUITS THEORY OF OPERATION ADC ARCHITECTURE ANALOG INPUT CONSIDERATIONS Input Common Mode Differential Input Configurations VOLTAGE REFERENCE CLOCK INPUT CONSIDERATIONS Nyquist Clock Input Options RF Clock Input Options Input Clock Divider Clock Duty Cycle Jitter Considerations POWER DISSIPATION AND STANDBY MODE DIGITAL OUTPUTS JESD204B TRANSMIT TOP LEVEL DESCRIPTION JESD204B Overview JESD204B Synchronization Details CGS Phase ILAS Phase Data Transmission Phase Link Setup Parameters Disable Lane Before Changing Configuration Configure Detailed Options Check FCHK, Checksum of JESD204B Interface Parameters Set Additional Digital Output Configuration Options Reenable Lane After Configuration Frame and Lane Alignment Monitoring and Correction Digital Outputs and Timing ADC OVERRANGE AND GAIN CONTROL ADC Overrange (OR) Gain Switching Fast Threshold Detection (FD) DC CORRECTION (DCC) DC CORRECTION BANDWIDTH DC CORRECTION READBACK DC CORRECTION FREEZE DC CORRECTION ENABLE BITS SERIAL PORT INTERFACE (SPI) CONFIGURATION USING THE SPI HARDWARE INTERFACE SPI ACCESSIBLE FEATURES MEMORY MAP READING THE MEMORY MAP REGISTER TABLE Open and Reserved Locations Default Values Logic Levels Transfer Register Map MEMORY MAP REGISTER TABLE MEMORY MAP REGISTER DESCRIPTIONS PDWN Modes (Address 0x08) Output Mode (Address 0x14) SYNCINB±/SYSREF± Control (Address 0x3A) DC Correction Control (Address 0x40) DC Correction Value 0 (Address 0x41) DC Correction Value 1 (Address 0x42) Fast Detect Control (Address 0x45) Fast Detect Upper Threshold (Address 0x47 and Address 0x48) Fast Detect Lower Threshold (Address 0x49 and Address 0x4A) Fast Detect Dwell Time (Address 0x4B and Address  0x4C) JESD204B Quick Configuration (Address 0x5E) JESD204B Link Control 1 (Address 0x5F) JESD204B Link Control 2 (Address 0x60) JESD204B Link Control 3 (Address 0x61) JESD204B Device Identification (DID) Configuration (Address 0x64) JESD204B Bank Identification (BID) Configuration (Address 0x65) JESD204B Lane Identification (LID) Configuration (Address 0x67) JESD204B Scrambler (SCR) and Lane (L) Configuration (Address 0x6E) JESD204B Parameter, F (Address 0x6F, Read Only) JESD204B Parameter, K (Address 0x70) JESD204B Parameter, M (Address 0x71) JESD204B Parameters, N/CS (Address 0x72) JESD204B Parameter, Subclass/N’ (Address 0x73) JESD204B Samples per Converter per Frame Cycle (S) (Address 0x74) JESD204B Parameters HD and CF (Address 0x75) JESD204B Reserved 1 (Address 0x76) JESD204B Reserved 2 (Address 0x77) JESD204B Checksum (Address 0x79) JESD204B Output Driver Control (Address 0x80) JESD204B LMFC Offset (Address 0x8B) JESD204B Preemphasis (Address 0xA8) APPLICATIONS INFORMATION DESIGN GUIDELINES Power and Ground Recommendations Exposed Pad Thermal Heat Slug Recommendations VCM SPI Port OUTLINE DIMENSIONS ORDERING GUIDE