link to page 6 link to page 6 link to page 6 link to page 6 link to page 6 HMC1114PM5EData SheetPIN CONFIGURATION AND FUNCTION DESCRIPTIONSND CC CNDG NI V DD1 NI NI V DD2 V DD2 G 32 31 30 29 28 27 26 25GND 124 GNDNIC 223 NICNIC 3HMC1114PM5E22 NICRFIN 421 RFOUTTOP VIEWRFIN 5(Not to Scale)20 RFOUTNIC 619 NICNIC 718 NICGND 817 GND9 10 11 12 13 14 15 16C CC CNDNDGNI NINI NIV GG1V GG2GNOTES1. NOT INTERNALLY CONNECTED. THESE PINS ARENOT CONNECTED INTERNALLY. HOWEVER, ALLDATA IS MEASURED WITH THESE PINS CONNECTEDTO RF AND DC GROUND EXTERNALLY. 002 2. EXPOSED PAD. THE EXPOSED PAD MUST BECONNECTED TO RF AND DC GROUND. 16824- Figure 2. Pin Configuration Table 6. Pin Function Descriptions Pin No.Mnemonic Description 1, 8, 9, 16, 17, 24, 25, 32 GND Ground. These pins must be connected to RF and dc ground. See Figure 3 for the GND interface schematic. 2, 3, 6, 7, 11, 12, 14, 15, NIC Not Internally Connected. These pins are not connected internally. However, all data is 18, 19, 22, 23, 28, 29, 31 measured with these pins connected to RF and dc ground externally. 4, 5 RFIN RF Input. These pins are ac-coupled and matched to 50 Ω. See Figure 4 for the RFIN interface schematic. 10, 13 VGG1, VGG2 Gate Control Voltage Pins. External bypass capacitors of 1 µF and 10 µF are required. See Figure 5 for the VGG1 and VGG2 interface schematic. 20, 21 RFOUT RF Output. These pins are ac-coupled and matched to 50 Ω. See Figure 6 for the RFOUT interface schematic. 26, 27, 30 VDD1, VDD2 Drain Bias Pins for the Amplifier. External bypass capacitors of 1000 pF, 1 µF, and 10 µF are required. See Figure 7 for the VDD1 and VDD2 interface schematic. EPAD Exposed Pad. The exposed pad must be connected to RF and dc ground. INTERFACE SCHEMATICSGND 003 RFOUT 006 16824- 16824- Figure 3. GND Interface Figure 6. RFOUT Interface VDD1, VDD2RFIN 007 004 16824- 16824- Figure 4. RFIN Interface Figure 7. VDD1 and VDD2 Interface VGG1, VGG2 005 16824- Figure 5. VGG1 and VGG2 Interface Rev. 0 | Page 6 of 17 Document Outline FEATURES APPLICATIONS FUNCTIONAL BLOCK DIAGRAM GENERAL DESCRIPTION TABLE OF CONTENTS REVISION HISTORY SPECIFICATIONS ELECTRICAL SPECIFICATIONS TOTAL SUPPLY CURRENT BY VDD ABSOLUTE MAXIMUM RATINGS THERMAL RESISTANCE ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS INTERFACE SCHEMATICS TYPICAL PERFORMANCE CHARACTERISTICS THEORY OF OPERATION APPLICATIONS INFORMATION RECOMMENDED BIAS SEQUENCE During Power-Up During Power-Down TYPICAL APPLICATION CIRCUIT EVALUATION PCB OUTLINE DIMENSIONS ORDERING GUIDE