link to page 7 Data SheetAD9361Test Conditions/Parameter1Symbol MinTypMaxUnitComments TX MONITOR INPUTS (TX_MON1, TX_MON2) Maximum Input Level 4 dBm Dynamic Range 66 dB Accuracy 1 dB LO SYNTHESIZER LO Frequency Step 2.4 Hz 2.4 GHz, 40 MHz reference clock Integrated Phase Noise 800 MHz 0.13 ° rms 100 Hz to 100 MHz, 30.72 MHz reference clock (doubled internally for RF synthesizer) 2.4 GHz 0.37 ° rms 100 Hz to 100 MHz, 40 MHz reference clock 5.5 GHz 0.59 ° rms 100 Hz to 100 MHz, 40 MHz reference clock (doubled internally for RF synthesizer) REFERENCE CLOCK (REF_CLK) REF_CLK is either the input to the XTALP/XTALN pins or a line directly to the XTALN pin Input Frequency Range 19 50 MHz Crystal input 10 80 MHz External oscillator Signal Level 1.3 V p-p AC-coupled external oscillator AUXILIARY CONVERTERS ADC Resolution 12 Bits Input Voltage Minimum 0.05 V Maximum VDDA1P3_BB − 0.05 V DAC Resolution 10 Bits Output Voltage Minimum 0.5 V Maximum VDD_GPO − 0.3 V Output Current 10 mA DIGITAL SPECIFICATIONS (CMOS) Logic Inputs Input Voltage High VDD_INTERFACE × 0.8 VDD_INTERFACE V Low 0 VDD_INTERFACE × 0.2 V Input Current High −10 +10 μA Low −10 +10 μA Logic Outputs Output Voltage High VDD_INTERFACE × 0.8 V Low VDD_INTERFACE × 0.2 V DIGITAL SPECIFICATIONS (LVDS) Logic Inputs Input Voltage Range 825 1575 mV Each differential input in the pair Input Differential Voltage −100 +100 mV Threshold Receiver Differential Input 100 Ω Impedance Rev. F | Page 5 of 36 Document Outline FEATURES APPLICATIONS FUNCTIONAL BLOCK DIAGRAM GENERAL DESCRIPTION TABLE OF CONTENTS REVISION HISTORY SPECIFICATIONS CURRENT CONSUMPTION—VDD_INTERFACE CURRENT CONSUMPTION—VDDD1P3_DIG AND VDDAx (COMBINATION OF ALL 1.3 V SUPPLIES) ABSOLUTE MAXIMUM RATINGS REFLOW PROFILE THERMAL RESISTANCE ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS 800 MHz FREQUENCY BAND 2.4 GHz FREQUENCY BAND 5.5 GHz FREQUENCY BAND THEORY OF OPERATION GENERAL RECEIVER TRANSMITTER CLOCK INPUT OPTIONS SYNTHESIZERS RF PLLs BB PLL DIGITAL DATA INTERFACE DATA_CLK Signal FB_CLK Signal RX_FRAME Signal ENABLE STATE MACHINE SPI Control Mode Pin Control Mode SPI INTERFACE CONTROL PINS Control Outputs (CTRL_OUT[7:0]) Control Inputs (CTRL_IN[3:0]) GPO PINS (GPO_3 TO GPO_0) AUXILIARY CONVERTERS AUXADC AUXDAC1 and AUXDAC2 POWERING THE AD9361 PACKAGING AND ORDERING INFORMATION OUTLINE DIMENSIONS ORDERING GUIDE