AD73311(AVDD = +5 V ⴞ 10%; DVDD = +5 V ⴞ 10%; AGND = DGND = 0 V; TTIMING CHARACTERISTICSA = TMlN to TMAX, unlessotherwise noted)Limit atParameterTA = –40 ⴗ C to +85 ⴗ CUnitDescription Clock Signals See Figure 1 t1 61 ns min MCLK Period t2 24.4 ns min MCLK Width High t3 24.4 ns min MCLK Width Low Serial Port See Figures 3 and 4 t4 t1 ns min SCLK Period t5 0.4 × t1 ns min SCLK Width High t6 0.4 × t1 ns min SCLK Width Low t7 20 ns typ SDI/SDIFS Setup Before SCLK Low t8 0 ns typ SDI/SDIFS Hold After SCLK Low t9 10 ns typ SDOFS Delay from SCLK High t10 10 ns typ SDOFS Hold After SCLK High t11 10 ns typ SDO Hold After SCLK High t12 10 ns typ SDO Delay from SCLK High t13 30 ns typ SCLK Delay from MCLK t1100 AIOLt2TO OUTPUT+2.1VPINCL15pFt3100 AIOH Figure 1. MCLK Timing Figure 2. Load Circuit for Timing Specifications t1t2t3MCLKt13SCLK*t5t6t4*SCLK IS INDIVIDUALLY PROGRAMMABLEIN FREQUENCY (MCLK/4 SHOWN HERE). Figure 3. SCLK Timing REV. B –7–