2ED21091S06F 650 V half bridge gate driver with integrated bootstrap diode 5.3 Deadtime This family of HVICs features integrated deadtime protection circuitry. The deadtime is programmable for 2ED21091S06F, it is greater design flexibility. The deadtime feature inserts a time period (a minimum deadtime) in which both the high- and low-side power switches are held off; this is done to ensure that the power switch being turned off has ful y turned off before the second power switch is turned on. This minimum deadtime is automatically inserted whenever the external deadtime is shorter than interal deadtime; external deadtimes larger than internal deadtime are not modified by the gate driver. Figure 8 illustrates the deadtime period and the relationship between the output gate signals. The deadtime circuitry of 2ED21091S06F is matched with respect to the high- and low-side outputs. Figure 8 defines the two deadtime parameters (i.e., DTLO-HO and DTHO-LO); the deadtime matching parameter (MDT) associated with the 2ED21091S06F specifies the maximum difference between DTLO-HO and DTHO-LO. Figure 8 Deadtime matching waveform definition 5.4 Matched propagation delays The 2ED21091S06F is designed with propagation delay matching circuitry. With this feature, the IC’s response at the output to a signal at the input requires approximately the same time duration (i.e., tON, tOFF) for both the low-side channels and the high-side channels; the maximum difference is specified by the delay matching parameter (MT). The propagation turn-on delay (tON) of the 2ED21091S06F is matched to the propagation turn- off delay (tOFF). Figure 9 Delay matching waveform definition Datasheet 10 of 25 V 2.10 www.infineon.com/soi 2019-09-12 Document Outline Features Product summary Potential applications Product validation Ordering information Description 1 Table of contents 2 Block diagram 3 Pin configuration and functionality 3.1 Pin configuration 3.2 Pin functionality 4 Electrical parameters 4.1 Absolute maximum ratings 4.2 Recommended operating conditions 4.3 Static electrical characteristics 4.4 Dynamic electrical characteristics 5 Application information and additional details 5.1 IGBT / MOSFET gate drive 5.2 Switching and timing relationships 5.3 Deadtime 5.4 Matched propagation delays 5.5 Shutdown input 5.6 Input logic compatibility 5.7 Undervoltage lockout 5.8 Bootstrap diode 5.9 Calculating the bootstrap capacitance CBS 5.10 Tolerant to negative tranisents on input pins 5.11 Negative voltage transient tolerance of VS pin 5.12 NTSOA – Negative Transient Safe Operating Area 5.13 Higher headroom for input to output signal transmission with logic operation upto -11 V 5.14 Maximum switching frequency 5.15 PCB layout tips 6 Qualification information0F 7 Related products 8 Package details 9 Part marking information 10 Additional documentation and resources 10.1 Infineon online forum resources 11 Revision history