Product Brief PIC16(L)F1885X/7X (Microchip) - 7
Hersteller | Microchip |
Beschreibung | Full-Featured 28/40-Pin Microcontroller |
Seiten / Seite | 16 / 7 |
Dateiformat / Größe | PDF / 184 Kb |
Dokumentensprache | Englisch |
Modelllinie für dieses Datenblatt
Textversion des Dokuments
Voltage Reference DAC Zero-Cross Detect MSSP (SPI/I2C™) EUSART DSM Timers/SMT CCP and PWM CWG CLC NCO Clock Reference (CLKR) Interrupt-on-Change Basic 2 27 ANA0 — — C1IN0C2IN0-— — — — — — — CLCIN0(1) — — IOCA0 — RA1 3 28 ANA1 — — C1IN1C2IN1-— — — — — — — CLCIN1(1) — — IOCA1 — RA2 4 1 ANA2 VREF-DAC1OUT1 C1IN0+
C2IN0+ — — — — — — — — — — IOCA2 — RA3 5 2 ANA3 VREF+ — C1IN1+ — — — MDCIN1(1) — — — — — — IOCA3 — — MDCIN2(1) T0CKI(1) CCP5(1) — — — — IOCA4 — (1) RA4 6 3 ANA4 — — Comparators ADC RA0 — — —
(1) DS40001768A-page 7 RA5 7 4 ANA5 — — — — SS1 — — — — — — — IOCA5 — RA6 10 7 ANA6 — — — — — — — — — — — — — IOCA6 OSC2
CLKOUT RA7 9 6 ANA7 — — — — — — — — — — — — — IOCA7 OSC1
CLKIN RB0 21 18 ANB0 — — C2IN1+ ZCD SS2(1) — — — CCP4(1) CWG1IN(1) — — — INT(1)
IOCB0 — RB1 22 19 ANB1 — — C1IN3C2IN3-— SCL2(3,4)
SCK2(1) — — — — CWG2IN(1) — — — IOCB1 — RB2 23 20 ANB2 — — — — SDA2(3,4)
SDI2(1) — — — — CWG3IN(1) — — — IOCB2 — RB3 24 21 ANB3 — — C1IN2C2IN2-— — — — — — — — — — IOCB3 — RB4 25 22 ANB4
ADCACT(1) — — — — — — — T5G(1)
SMTWIN2(1) — — — — — IOCB4 — Note 1:
2:
3:
4: MDMIN This is a PPS re-mappable input signal. The input function may be moved from the default location shown to one of several other PORTx pins. Refer to Table 5 for details on which PORT pins may
be used for this signal.
All output signals shown in this row are PPS re-mappable. These signals may be mapped to output onto one of several PORTx pin options as described in Table 6.
This is a bidirectional signal. For normal module operation, the firmware should map this signal to the same pin in both the PPS input and PPS output registers.
These pins are configured for I2C™ logic levels.; The SCLx/SDAx signals may be assigned to any of the RB1/RB2/RC3/RC4 pins. PPS assignments to the other pins (e.g., RA5) will operate, but
input logic levels will be standard TTL/ST, as selected by the INLVL register, instead of the I2C specific or SMBUS input buffer thresholds. PIC16(L)F1885X/7X Advance Information 28-Pin (U)QFN 28-PIN ALLOCATION TABLE (PIC16(L)F1885X) 28-Pin SPDIP/SOIC/SSOP TABLE 3: I/O 2014 Microchip Technology Inc. PIN ALLOCATION TABLES