Datasheet AD7923-EP (Analog Devices) - 5

HerstellerAnalog Devices
Beschreibung4-Channel 200 kSPS, 12-Bit A/D Converter with Sequencer in 16-Lead TSSOP
Seiten / Seite9 / 5 — Enhanced Product. AD7923-EP. TIMING SPECIFICATIONS. Table 2. Limit at …
RevisionA
Dateiformat / GrößePDF / 305 Kb
DokumentenspracheEnglisch

Enhanced Product. AD7923-EP. TIMING SPECIFICATIONS. Table 2. Limit at TMIN, TMAX. Parameter AVDD = 3 V. AVDD = 5 V. Unit. Description

Enhanced Product AD7923-EP TIMING SPECIFICATIONS Table 2 Limit at TMIN, TMAX Parameter AVDD = 3 V AVDD = 5 V Unit Description

Modelllinie für dieses Datenblatt

Textversion des Dokuments

link to page 5 link to page 5 link to page 5
Enhanced Product AD7923-EP TIMING SPECIFICATIONS
AVDD = 2.7 V to 5.25 V, VDRIVE ≤ AVDD, REFIN = 2.5 V, TA = TMIN to TMAX, unless otherwise noted.1
Table 2. Limit at TMIN, TMAX Parameter AVDD = 3 V AVDD = 5 V Unit Description
f 2 SCLK 10 10 kHz min 20 20 MHz max tCONVERT 16 × tSCLK 16 × tSCLK tQUIET 50 50 ns min Minimum quiet time required between CS rising edge and start of next conversion t2 10 10 ns min CS to SCLK set up time t 3 3 35 30 ns max Delay from CS until DOUT three-state disabled t 3 4 40 40 ns max Data access time after SCLK falling edge t5 0.4 × tSCLK 0.4 × tSCLK ns min SCLK low pulse width t6 0.4 × tSCLK 0.4 × tSCLK ns min SCLK high pulse width t7 10 10 ns min SCLK to DOUT valid hold time t 4 8 15/45 15/35 ns min/max SCLK falling edge to DOUT high impedance t9 10 10 ns min DIN set up time prior to SCLK falling edge t10 5 5 ns min DIN hold time after SCLK falling edge t11 20 20 ns min Sixteenth SCLK falling edge to CS high t12 1 1 µs max Power-Up time from full power-down/auto shutdown mode 1 Sample tested at 25°C to ensure compliance. All input signals are specified with tR = tF = 5 ns (10% to 90% of AVDD) and timed from a voltage level of 1.6 V. See Figure 2. The 3 V operating range spans from 2.7 V to 3.6 V. The 5 V operating range spans from 4.75 V to 5.25 V. 2 The mark/space ratio for the SCLK input is 40/60 to 60/40. 3 Measured with the load circuit of Figure 2 and defined as the time required for the output to cross 0.4 V or 0.7 × VDRIVE. 4 t8 is derived from the measured time taken by the data outputs to change 0.5 V when loaded with the circuit of Figure 2. The measured number is then extrapolated back to remove the effects of charging or discharging the 50 pF capacitor. This means that the time, quoted in the timing characteristics t8, is the true bus relinquish time of the device and is independent of the bus loading.
200µA IOL TO OUTPUT 1.6V PIN CL 50pF
002
200µA IOH
10190- Figure 2. Load Circuit for Digital Output Timing Specification Rev. A | Page 5 of 9 Document Outline Features Enhanced Product Features Applications General Description Functional Block Diagram Product Highlights Table of Contents Revision History Specifications Timing Specifications Absolute Maximum Ratings ESD Caution Pin Configuration and Function Description Typical Performance Characteristics Outline Dimensions Ordering Guide