link to page 12 Data SheetAD7606-EPPIN CONFIGURATION AND FUNCTION DESCRIPTIONSNDNDNDNDNDNDNDND8G7G6G5G4G3G2G1GVV8VV7VV6VV5VV4VV3VV2VV164 63 626160 59 585756 55 54 5352 51 50 49AVCC 148 AVCCANALOG INPUTPIN 1AGND 247 AGNDDECOUPLING CAP PINOS 0 346 REFGNDPOWER SUPPLYOS 1 445 REFCAPBGROUND PINOS 2 544 REFCAPA6DATA OUTPUTPAR/SER/BYTE SELAD7606-EP43 REFGND7DIGITAL OUTPUTSTBYTOP VIEW42 REFIN/REFOUT(Not to Scale)RANGE 841 AGNDDIGITAL INPUT9CONVST A40 AGNDREFERENCE INPUT/OUTPUTCONVST B 1039 REGCAPRESET 1138 AVCCRD/SCLK 1237 AVCC13CS36 REGCAPBUSY 1435 AGNDFRSTDATA 1534 REF SELECTDB0 1633 DB15/BYTE SEL17 18 1920 21 22 232425 2627 28 29 30 3132EABNVNDDB1DB2DB3DB4DB5DB6UTUTDB9DRIOODB10DB11DB12DB13AGHBEVDD 008 DB7/DB8/DB14/ 16483- Figure 4. Pin Configuration Table 5. Pin Function Descriptions Pin No.Type1MnemonicDescription 1, 37, 38, 48 P AVCC Analog Supply Voltage, 4.75 V to 5.25 V. This supply voltage is applied to the internal front- end amplifiers and to the ADC core. Decouple these supply pins to AGND. 2, 26, 35, 40, P AGND Analog Ground. These pins are the ground reference points for all analog circuitry on the 41, 47 AD7606-EP. Refer all analog input signals and external reference signals to these pins. Connect the six AGND pins to the AGND plane of a system. 3, 4, 5 DI OS 0, OS 1, OS 2 Oversampling Mode Pins. Logic inputs. These inputs are used to select the oversampling ratio. OS 2 is the most significant bit (MSB) control bit, and OS 0 is the least significant bit (LSB) control bit. See the Oversample Bit Decoding table and Digital Filter section in the AD7606 data sheet for more details about the logic states and oversampling mode of operation. 6 DI PAR/SER/ Paral el/Serial/Byte Interface Selection Input. Logic input. See the Interface Mode Selection BYTE SEL table in the AD7606 data sheet. If this pin is tied to a logic low, the paral el interface is selected. If this pin is tied to a logic high, the serial interface is selected. Paral el byte interface mode is selected when this pin is logic high and DB15/BYTE SEL is logic high. In serial mode, the RD/SCLK pin functions as the serial clock input. The DB7/DOUTA pin and the DB8/DOUTB pin function as serial data outputs. When the serial interface is selected, tie the DB[15:9] and DB[6:0] pins to ground. In byte mode, DB15, in conjunction with PAR/SER/BYTE SEL, is used to select the parallel byte mode of operation. DB14 is used as the HBEN pin. DB[7:0] transfer the 16-bit conversion results in two RD operations, with DB0 as the LSB of the data transfers. 7 DI STBY Standby Mode Input. This pin is used to place the AD7606-EP into one of two power-down modes: standby mode or shutdown mode. The power-down mode entered depends on the state of the RANGE pin. When in standby mode, al circuitry, except the on-chip reference, regulators, and regulator buffers, is powered down. When in shutdown mode, al circuitry is powered down. See the Power-Down Mode Selection table in the AD7606 data sheet. Rev. 0 | Page 9 of 15 Document Outline FEATURES ENHANCED PRODUCT FEATURES APPLICATIONS FUNCTIONAL BLOCK DIAGRAM TABLE OF CONTENTS REVISION HISTORY GENERAL DESCRIPTION SPECIFICATIONS TIMING SPECIFICATIONS Timing Diagrams ABSOLUTE MAXIMUM RATINGS THERMAL RESISTANCE ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS OUTLINE DIMENSIONS ORDERING GUIDE