link to page 22 link to page 20 link to page 20 link to page 20 link to page 20 link to page 20 link to page 20 link to page 20 link to page 20 link to page 20 link to page 20 link to page 20 link to page 20 link to page 7 link to page 7 link to page 7 link to page 7 link to page 7 link to page 7 link to page 7 link to page 7 link to page 7 link to page 7 Data SheetADE9078ParameterMinTypMaxUnitTest Conditions/Comments PSM1 Active Power 0.2 % Accuracy achieved 40 ms after entering PSM1 mode at 600:1 PSM2 Peak Current Detection 5 % Accuracy of current detection threshold, achieved 120 ms after entering PSM2 mode at 660:1 ADC See the ADC section PGA Gain Settings (GAIN) 1, 2, or 4 V/V PGA gain setting is referred to as GAIN Differential Input Voltage Range −1/GAIN +1/GAIN V 0.707 V rms; when VREF = 1.25 V, this (VxP − VxN, IxP − IxN) voltage corresponds to 53 million codes Maximum Operating Voltage on −0.6 0.6 V Voltage on the pin with respect to Analog Input Pins (VxP, VxN, ground (GND = AGND = DGND = IxP, and IxN) REFGND), VREF = 1.25 V Signal-to-Noise Ratio (SNR)2 VIN = full scale/gain; see the Terminology section PGA = 1 101 dB 4 kSPS sinc4 + infinite impulse response (IIR) low-pass filter (LPF) output 97 dB 16 kSPS sinc4 output PGA = 4 97 dB 4 kSPS sinc4 + IIR LPF output 94 dB 16 kSPS sinc4 output Total Harmonic Distortion (THD)2 See the Terminology section PGA = 1 −106 dB 4 kSPS sinc4 + IIR LPF output −106 dB 16 kSPS sinc4 output PGA = 4 −115 dB 4 kSPS sinc4 + IIR LPF output −112 dB 16 kSPS sinc4 output Signal-to-Noise and Distortion See the Terminology section Ratio (SINAD)2 PGA = 1 100 dB 4 kSPS sinc4 + IIR LPF output 96 dB 16 kSPS sinc4 output PGA = 4 96 dB 4 kSPS sinc4 + IIR LPF output 93 dB 16 kSPS sinc4 output Spurious-Free Dynamic Range See the Terminology section (SFDR)2 PGA = 1 110 dB 4 kSPS sinc4 + IIR LPF output Output Pass Band (−0.1 dB) See the Terminology section Sinc4 Outputs 0.672 kHz 16 kSPS sinc4 output Sinc4 + IIR LPF Outputs 0.672 kHz 4 kSPS output Output Bandwidth (−3 dB)2 See the Terminology section Sinc4 Outputs 3.6325 kHz 16 kSPS sinc4 output Sinc4 + IIR LPF Outputs 1.6 kHz 4 kSPS output Crosstalk2 −120 dB See the Terminology section, at 50 Hz and 60 Hz AC Power Supply Rejection −120 dB See the Terminology section, at 50 Hz Ratio (AC PSRR)2 and 60 Hz AC Common-Mode Rejection −115 dB At 100 Hz and 120 Hz Ratio (AC CMRR)2 Gain Error ±0.3 ±1 % See the Terminology section Gain Drift2 ±3 ppm/°C See the Terminology section Offset ±0.36 ±3.8 mV See the Terminology section Offset Drift2 0 ±6 μV/°C See the Terminology section Rev. 0 | Page 5 of 107 Document Outline FEATURES APPLICATIONS GENERAL DESCRIPTION FUNCTIONAL BLOCK DIAGRAM TABLE OF CONTENTS REVISION HISTORY SPECIFICATIONS TIMING CHARACTERISTICS ABSOLUTE MAXIMUM RATINGS THERMAL RESISTANCE ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS TOTAL ENERGY LINEARITY OVER SUPPLY AND TEMPERATURE FUNDAMENTAL ENERGY LINEARITY WITH FIFTH HARMONIC OVER SUPPLY AND TEMPERATURE TOTAL ENERGY ERROR OVER FREQUENCY RMS LINEARITY OVER TEMPERATURE AND RMS ERROR OVER FREQUENCY ENERGY LINEARITY REPEATABILITY TOTAL ENERGY AND RMS LINEARITY WITH INTEGRATOR ON TOTAL ENERGY ERROR OVER FREQUENCY WITH INTEGRATOR ON TEST CIRCUIT TERMINOLOGY THEORY OF OPERATION ADC Overview Analog Input Configuration Fully Differential Inputs Interfacing to Current and Voltage Sensors Internal RF Immunity Filter Modes of Operation Output Data Rates and Format Voltage Reference CRYSTAL OSCILLATOR/EXTERNAL CLOCK Crystal Selection Load Capacitor Calculation Load Capacitor Calculation Example POWER MANAGEMENT Power Modes Power-On Sequence Brownout Detection Reset Changing to PSM2 or PSM3 MEASUREMENTS (NORMAL MODE) Current Channel Current Channel Measurement Update Rates ADC_REDIRECT Multiplexer Current Channel Gain, xIGAIN IB Calculation Using ICONSEL High-Pass Filter Digital Integrator Phase Compensation Multipoint Gain and Phase Calibration Multipoint Gain and Phase Single-Point Gain and Phase Voltage Channel Voltage Channel Measurements Voltage Channel Gain Energy Measurements Overview Per Phase Energy Measurements Update Rate Power-Based and Filter-Based RMS Measurement Algorithms Filter-Based Total RMS Neutral Current RMS, RMS of Sum of Instantaneous Currents Total Active Power Total Reactive Power Total Apparent Power Fundamental Reactive Power Power Factor Energy Accumulation Signed Energy Accumulation Modes Total Active Energy Accumulation Modes Reactive Energy Accumulation Modes No Load Detection No Load Indications Energy Accumulation Details Internal Energy Register Overflow Rate User Energy Register Update Rate, EGYRDY Reloading or Accumulating User Energy Register User Energy Register Overflow Rate Accessing the User Energy Registers Read User Energy Register with Reset User Energy Register Use Models Digital to Frequency Conversion—CFx Output Energy and Phase Selection Configuring the Maximum CF Pulse Output Frequency Configuring the CF Pulse Width CFx Pulse Sign Clearing the CFx Accumulator Disabling the CFx Pulse Output and CFx Interrupt MEASUREMENTS (PSM1) Overview IRMS, VRMS, and Active Power VAR PSM1 Startup Flow from PSM2 and PSM3 PSM1 Startup Flow from PSM0 Power Accumulation Power Accumulation Details Accessing the User Power Registers Power Sign Detection Zero-Crossing Detection Combined Voltage Zero Crossing Zero-Crossing Output Rates Zero-Crossing Timeout Line Period Calculation Angle Measurement Phase Sequence Error Detection 4-Wire Wye and 4-Wire Delta 3-Wire Delta Peak Detection MEASUREMENTS (PSM2) Overview Low Power Comparator KEY FEATURES FLEXIBLE WAVEFORM BUFFER WITH RESAMPLING MULTIPOINT PHASE/GAIN CALIBRATION RMS OF SUM OF INSTANTANEOUS CURRENTS MEASUREMENT TAMPER MODES POWER FACTOR ZERO-CROSSING TIMEOUT DETECTION LINE PERIOD MEASUREMENT ANGLE MEASUREMENT PHASE SEQUENCE ERROR DETECTION QUICK START APPLICATIONS INFORMATION NON-BLONDEL COMPLIANT METERS APPLYING THE ADE9078 TO A 4-WIRE WYE SERVICE APPLYING THE ADE9078 TO A 3-WIRE DELTA SERVICE APPLYING THE ADE9078 TO A NON-BLONDEL COMPLIANT, 4-WIRE WYE SERVICE APPLYING THE ADE9078 TO A NON-BLONDEL COMPLIANT, 4-WIRE DELTA SERVICE SERVICE TYPE SUMMARY ACCESSING ON-CHIP DATA SPI PROTOCOL OVERVIEW SPI WRITE SPI READ SPI BURST READ SPI PROTOCOL CRC CRC Algorithm ADDITIONAL COMMUNICATION VERIFICATION REGISTERS CRC OF CONFIGURATION REGISTERS CONFIGURATION LOCK WAVEFORM BUFFER FIXED DATA RATE WAVEFORMS Waveform Buffer Filling Indication—Fixed Data Rate Samples FIXED DATA RATE WAVEFORMS FILLING AND TRIGGER-BASED MODES Stop When Buffer Is Full Mode Continuous Fill Mode Stop Filling on Trigger Center Capture Around Trigger Save Event Address and Keep Filling RESAMPLED WAVEFORMS CONFIGURING THE WAVEFORM BUFFER BURST READ WAVEFORM BUFFER SAMPLES FROM SPI Example 1: Fixed Data Rate Data, Seven Channel Samples Example 2: Resampled Data, Phase C (I and V Samples) Example 3: Fixed Data Rate Data, Single Address Read Mode Example 4: Resampled Data, Single Address Read Mode SPI CRC when Reading the Waveform Buffer SPI Last Data Register when Reading the Waveform Buffer INTERRUPTS/EVENTS INTERRUPTS (IRQ0\ AND IRQ1\) EVENT\ STATUS BITS IN ADDITIONAL REGISTERS No Load TROUBLESHOOTING SPI DOES NOT WORK PSM2_CFG REGISTER VALUE IS NOT RETAINED WHEN GOING FROM PSM2 OR PSM3 TO PSM0 REGISTER INFORMATION REGISTER DETAILS OUTLINE DIMENSIONS ORDERING GUIDE