Datasheet ADXL344 (Analog Devices) - 3

HerstellerAnalog Devices
Beschreibung3-Axis, ±2 g/±4 g/±8 g/±16 g Ultralow Power Digital Accelerometer
Seiten / Seite41 / 3 — ADXL344. Data Sheet. TABLE OF CONTENTS. REVISION HISTORY 4/12—Revision 0: …
Dateiformat / GrößePDF / 647 Kb
DokumentenspracheEnglisch

ADXL344. Data Sheet. TABLE OF CONTENTS. REVISION HISTORY 4/12—Revision 0: Initial Version

ADXL344 Data Sheet TABLE OF CONTENTS REVISION HISTORY 4/12—Revision 0: Initial Version

Modelllinie für dieses Datenblatt

Textversion des Dokuments

link to page 1 link to page 1 link to page 1 link to page 1 link to page 3 link to page 4 link to page 6 link to page 6 link to page 6 link to page 6 link to page 7 link to page 8 link to page 11 link to page 11 link to page 12 link to page 13 link to page 13 link to page 16 link to page 18 link to page 19 link to page 20 link to page 21 link to page 22 link to page 28 link to page 28 link to page 28 link to page 28 link to page 29 link to page 29 link to page 30 link to page 30 link to page 30 link to page 30 link to page 31 link to page 32 link to page 33 link to page 34 link to page 34 link to page 35 link to page 36 link to page 37 link to page 38 link to page 38
ADXL344 Data Sheet TABLE OF CONTENTS
Features .. 1 Register Definitions ... 21 Applications ... 1 Applications Information .. 27 General Description ... 1 Power Supply Decoupling ... 27 Functional Block Diagram .. 1 Mechanical Considerations for Mounting .. 27 Revision History ... 2 Tap Detection .. 27 Specifications ... 3 Improved Tap Detection.. 28 Absolute Maximum Ratings .. 5 Tap Sign ... 28 Thermal Resistance .. 5 Threshold .. 29 Package Information .. 5 Link Mode ... 29 ESD Caution .. 5 Sleep Mode vs. Low Power Mode... 29 Pin Configuration and Function Descriptions ... 6 Offset Calibration ... 29 Typical Performance Characteristics ... 7 Using Self-Test .. 30 Theory of Operation .. 10 Orientation Sensing ... 31 Power Sequencing .. 10 Data Formatting of Upper Data Rates ... 32 Power Savings.. 11 Noise Performance ... 33 Serial Communications ... 12 Operation at Voltages Other Than 2.6 V .. 33 SPI ... 12 Offset Performance at Lowest Data Rates ... 34 I2C ... 15 Axes of Acceleration Sensitivity ... 35 Interrupts ... 17 Layout and Design Recommendations ... 36 FIFO ... 18 Outline Dimensions ... 37 Self-Test .. 19 Ordering Guide .. 37 Register Map .. 20
REVISION HISTORY 4/12—Revision 0: Initial Version
Rev. 0 | Page 2 of 40 Document Outline Features Applications General Description Functional Block Diagram Revision History Specifications Absolute Maximum Ratings Thermal Resistance Package Information ESD Caution Pin Configuration and Function Descriptions Typical Performance Characteristics Theory of Operation Power Sequencing Power Savings Power Modes Autosleep Mode Standby Mode Serial Communications SPI Preventing Bus Traffic Errors I2C Interrupts DATA_READY Bit SINGLE_TAP Bit DOUBLE_TAP Bit Activity Bit Inactivity Bit FREE_FALL Bit Watermark Bit Overrun Bit Orientation Bit FIFO Bypass Mode FIFO Mode Stream Mode Trigger Mode Retrieving Data from FIFO Self-Test Register Map Register Definitions Register 0x00—DEVID (Read Only) Register 0x1D—THRESH_TAP (Read/Write) Register 0x1E, Register 0x1F, Register 0x20—OFSX, OFSY, OFSZ (Read/Write) Register 0x21—DUR (Read/Write) Register 0x22—Latent (Read/Write) Register 0x23—Window (Read/Write) Register 0x24—THRESH_ACT (Read/Write) Register 0x25—THRESH_INACT (Read/Write) Register 0x26—TIME_INACT (Read/Write) Register 0x27—ACT_INACT_CTL (Read/Write) ACT AC/DC and INACT AC/DC Bits ACT_x Enable Bits and INACT_x Enable Bits Register 0x28—THRESH_FF (Read/Write) Register 0x29—TIME_FF (Read/Write) Register 0x2A—TAP_AXES (Read/Write) Improved Tap Bit Suppress Bit TAP_x Enable Bits Register 0x2B—ACT_TAP_STATUS (Read Only) ACT_x Source and TAP_x Source Bits Asleep Bit Register 0x2C—BW_RATE (Read/Write) LOW_POWER Bit Rate Bits Register 0x2D—POWER_CTL (Read/Write) Link Bit AUTO_SLEEP Bit Measure Bit Sleep Bit Wakeup Bits Register 0x2E—INT_ENABLE (Read/Write) Register 0x2F—INT_MAP (Read/Write) Register 0x30—INT_SOURCE (Read Only) Register 0x31—DATA_FORMAT (Read/Write) SELF_TEST Bit SPI Bit INT_INVERT Bit FULL_RES Bit Justify Bit Range Bits Register 0x32 to Register 0x37—DATAX0, DATAX1, DATAY0, DATAY1, DATAZ0, DATAZ1 (Read Only) Register 0x38—FIFO_CTL (Read/Write) FIFO_MODE Bits Trigger Bit Samples Bits Register 0x39—FIFO_STATUS (Read Only) FIFO_TRIG Bit Entries Bits Register 0x3A—TAP_SIGN (Read Only) xSIGN Bits xTAP Bits Register 0x3B—ORIENT_CONF (Read/Write) INT_ORIENT Bit Dead Zone Bits INT_3D Bit Divisor Bits Register 0x3C—Orient (Read Only) Vx Bits xD_ORIENT Bits Applications Information Power Supply Decoupling Mechanical Considerations for Mounting Tap Detection Improved Tap Detection Tap Sign Threshold Link Mode Sleep Mode vs. Low Power Mode Offset Calibration Using Self-Test Orientation Sensing Data Formatting of Upper Data Rates Noise Performance Operation at Voltages Other Than 2.6 V Offset Performance at Lowest Data Rates Axes of Acceleration Sensitivity Layout and Design Recommendations Outline Dimensions Ordering Guide