Datasheet MCP616, MCP617, MCP618, MCP619 (Microchip) - 5 Hersteller Microchip Beschreibung The MCP616 operational amplifier (op amp) has a gain bandwidth product of 190 kHz with a low typical operating current of 19 µA and an offset voltage that is less than 150 µV Seiten / Seite 38 / 5 — MCP616/7/8/9. TEMPERATURE CHARACTERISTICS. Electrical Specifications:. … Dateiformat / Größe PDF / 654 Kb Dokumentensprache Englisch
MCP616/7/8/9. TEMPERATURE CHARACTERISTICS. Electrical Specifications:. Parameters. Sym. Min. Typ. Max. Units. Conditions
Herunterladen PDF
Textversion des Dokuments link to page 5 link to page 5 link to page 5 link to page 17MCP616/7/8/9 TEMPERATURE CHARACTERISTICS Electrical Specifications: Unless otherwise indicated, VDD = +2.3V to +5.5V and VSS = GND.Parameters Sym Min Typ Max Units Conditions Temperature Ranges Specified Temperature Range TA -40 — +85 °C Operating Temperature Range TA -40 — +125 °CNote 1 Storage Temperature Range TA -65 — +150 °CThermal Package Resistances Thermal Resistance, 8L-MSOP θJA — 211 — °C/W Thermal Resistance, 8L-PDIP θJA — 89.3 — °C/W Thermal Resistance, 8L-SOIC θJA — 149.5 — °C/W Thermal Resistance, 14L-PDIP θJA — 70 — °C/W Thermal Resistance, 14L-SOIC θJA — 95.3 — °C/W Thermal Resistance, 14L-TSSOP θJA — 100 — °C/WNote 1: The MCP616/7/8/9 operate over this extended temperature range, but with reduced performance. In any case, the Junction Temperature (TJ) must not exceed the Absolute Maximum specification of +150°C.1.1 Test Circuits The test circuits used for the DC and AC tests are shown in Figure 1-2 and Figure 1-3. The bypass capacitors are laid out according to the rules discussed inSection 4.6 “Supply Bypass” . VDD 1 µF V 0.1 µF IN R V N OUTMCP61X CL RL R V G RF DD/2 VLFIGURE 1-2: AC and DC Test Circuit for Most Non-Inverting Gain Conditions. VDD 1 µF V 0.1 µF DD/2 R V N OUTMCP61X CL RL R V G RF IN VLFIGURE 1-3: AC and DC Test Circuit for Most Inverting Gain Conditions. © 2008 Microchip Technology Inc. DS21613C-page 5 Document Outline 1.0 Electrical Characteristics FIGURE 1-1: Timing Diagram for the CS Pin on the MCP618. 1.1 Test Circuits FIGURE 1-2: AC and DC Test Circuit for Most Non-Inverting Gain Conditions. FIGURE 1-3: AC and DC Test Circuit for Most Inverting Gain Conditions. 2.0 Typical Performance Curves FIGURE 2-1: Input Offset Voltage at VDD = 5.5V. FIGURE 2-2: Input Offset Voltage at VDD = 2.3V. FIGURE 2-3: Input Bias Current at VDD = 5.5V. FIGURE 2-4: Input Offset Voltage Drift at VDD = 5.5V. FIGURE 2-5: Input Offset Voltage Drift at VDD = 2.3V. FIGURE 2-6: Input Offset Current at VDD = 5.5V. FIGURE 2-7: Input Offset Voltage vs. Ambient Temperature. FIGURE 2-8: Quiescent Current vs. Ambient Temperature. FIGURE 2-9: Maximum Output Voltage Swing vs. Ambient Temperature at RL = 5 kW. FIGURE 2-10: Input Bias, Offset Currents vs. Ambient Temperature. FIGURE 2-11: CMRR, PSRR vs. Ambient Temperature. FIGURE 2-12: Maximum Output Voltage Swing vs. Ambient Temperature at RL = 25 kW. FIGURE 2-13: Output Short Circuit Current vs. Ambient Temperature. FIGURE 2-14: Slew Rate vs. Ambient Temperature. FIGURE 2-15: Input Bias, Offset Currents vs. Common Mode Input Voltage. FIGURE 2-16: Gain Bandwidth Product, Phase Margin vs. Ambient Temperature. FIGURE 2-17: Input Offset Voltage vs. Common Mode Input Voltage. FIGURE 2-18: Input Offset Voltage vs. Output Voltage. FIGURE 2-19: Quiescent Current vs. Power Supply Voltage. FIGURE 2-20: DC Open-Loop Gain vs. Load Resistance. FIGURE 2-21: Gain-Bandwidth Product, Phase Margin vs. Load Resistance. FIGURE 2-22: Output Voltage Headroom vs. Output Current Magnitude. FIGURE 2-23: DC Open-Loop Gain vs. Power Supply Voltage. FIGURE 2-24: Channel-to-Channel Separation vs. Frequency (MCP617 and MCP619 only). FIGURE 2-25: Open-Loop Gain, Phase vs. Frequency. FIGURE 2-26: Input Noise Voltage, Current Densities vs. Frequency. FIGURE 2-27: Small-Signal, Non-Inverting Pulse Response. FIGURE 2-28: CMRR, PSRR vs. Frequency. FIGURE 2-29: Maximum Output Voltage Swing vs. Frequency. FIGURE 2-30: Small-Signal, Inverting Pulse Response. FIGURE 2-31: Large-Signal, Non-Inverting Pulse Response. FIGURE 2-32: Chip Select (CS) to Amplifier Output Response Time (MCP618 only). FIGURE 2-33: The MCP616/7/8/9 Show No Phase Reversal. FIGURE 2-34: Large-Signal, Inverting Pulse Response. FIGURE 2-35: Chip Select (CS) Internal Hysteresis (MCP618 only). FIGURE 2-36: Measured Input Current vs. Input Voltage (below VSS). 3.0 Pin Descriptions TABLE 3-1: Pin Function Table 3.1 Analog Outputs 3.2 Analog Inputs 3.3 Chip Select Digital Input (CS) 3.4 Power Supply Pins (VDD, VSS) 4.0 Applications Information 4.1 Rail-to-Rail Inputs FIGURE 4-1: Simplified Analog Input ESD Structures. FIGURE 4-2: Protecting the Analog Inputs. 4.2 DC Offsets FIGURE 4-3: Example Circuit for Calculating DC Offset. FIGURE 4-4: Equivalent DC Circuit. 4.3 Rail-to-Rail Output 4.4 Capacitive Loads FIGURE 4-5: Output Resistor, RISO stabilizes large capacitive loads. FIGURE 4-6: Recommended RISO Values for Capacitive Loads. 4.5 MCP618 Chip Select (CS) 4.6 Supply Bypass 4.7 Unused Op Amps FIGURE 4-7: Unused Op Amps. 4.8 PCB Surface Leakage FIGURE 4-8: Example Guard Ring Layout for Inverting Gain. 4.9 Application Circuits FIGURE 4-9: High Gain Pre-amplifier. FIGURE 4-10: Two-Op Amp Instrumentation Amplifier. FIGURE 4-11: Three-Op Amp Instrumentation Amplifier. FIGURE 4-12: Precision Gain with Good Load Isolation. 5.0 Design Aids 5.1 SPICE Macro Model 5.2 Mindi™ Circuit Designer & Simulator 5.3 Microchip Advanced Part Selector (MAPS) 5.4 Analog Demonstration and Evaluation Boards 5.5 Application Notes 6.0 Packaging Information 6.1 Package Marking Information