AD7730/AD7730LINPUT CHOPPINGSINC3 FILTERSKIP MODE22-TAP FIR FILTERTHE ANALOG INPUT TO THE PART CAN BETHE FIRST STAGE OF THE DIGITAL FILTERINGIN SKIP MODE, THERE IS NO SECONDIN NORMAL OPERATING MODE, THECHOPPED. IN CHOPPING MODE, WITHON THE PART IS THE SINC3 FILTER. THESTAGE OF FILTERING ON THE PART. THESECOND STAGE OF THE DIGITAL FILTERINGAC EXCITATION DISABLED, THE INPUTOUTPUT UPDATE RATE AND BANDWIDTHSINC3 FILTER IS THE ONLY FILTERINGON THE PART IS A FIXED 22-TAP FIRCHOPPING IS INTERNALTO THE DEVICE. INOF THIS FILTER CAN BE PROGRAMMED. INPERFORMED ON THE PART.FILTER. IN SKIP MODE, THIS FIR FILTER ISCHOPPING MODE, WITH AC EXCITATIONSKIP MODE, THE SINC3 FILTER IS THEBYPASSED. WHEN FASTSTEP™ MODE ISENABLED, THE CHOPPING IS ASSUMEDONLY FILTERING PERFORMED ON THE PART.ENABLED AND A STEP INPUT ISSEE PAGE 29TO BE PERFORMED EXTERNAL TO THE PARTDETECTED, THE SECOND STAGE FILTERINGAND NO INTERNAL INPUT CHOPPING ISIS PERFORMED BY THE FILTERSEE PAGE 26PERFORMED. THE INPUT CHOPPING CANUNTIL THE OUTPUT OF THIS FILTERBE DISABLED, IF DESIRED.HAS FULLY SETTLED.SEE PAGE 26SEE PAGE 27SKIPPGA +22-TAPANALOGOUTPUTCHOPBUFFERSIGMA-DELTASINC3 FILTERCHOPDIGITALFIR FILTERINPUTSCALINGMODULATOROUTPUTFASTSTEPOUTPUT SCALINGFILTERTHE OUTPUT WORD FROM THE DIGITALBUFFERPGA + SIGMA-DELTA MODULATOROUTPUT CHOPPINGFILTER IS SCALED BY THE CALIBRATIONCOEFFICIENTS BEFORE BEING PROVIDEDTHE INPUT SIGNAL IS BUFFEREDTHE PROGRAMMABLE GAIN CAPABILITYTHE OUTPUT OF THE FIRST STAGEAS THE CONVERSION RESULT.ON-CHIP BEFORE BEING APPLIED TOOF THE PART IS INCORPORATEDOF FILTERING ON THE PART CANTHE SAMPLING CAPACITOR OF THEAROUND THE SIGMA-DELTA MODULATOR.BE CHOPPED. IN CHOPPING MODE,SEE PAGE 29SIGMA-DELTA MODULATOR. THISTHE MODULATOR PROVIDES A HIGH-REGARDLESS OF WHETHER ACISOLATES THE SAMPLING CAPACITORFREQUENCY 1-BIT DATA STREAMEXCITATION IS ENABLED OR DISABLED,CHARGING CURRENTS FROM THETO THE DIGITAL FILTER.THE OUTPUT CHOPPING ISANALOG INPUT PINS.PERFORMED. THE CHOPPING CANFASTSTEP FILTERBE DISABLED, IF DESIRED.SEE PAGE 26SEE PAGE 24WHEN FASTSTEP MODE IS ENABLEDSEE PAGE 26AND A STEP CHANGE ON THE INPUT HAS BEEN DETECTED, THE SECONDSTAGE FILTERING IS PERFORMED BY THEFASTSTEP FILTER UNTIL THE FIRFILTER HAS FULLY SETTLED.SEE PAGE 29 Figure 3. Signal Processing Chain PIN CONFIGURATIONSCLK124 DGNDMCLK IN223 DVDDMCLK OUT322 DINPOL421 DOUTSYNC 520 RDYAD7730RESET 619 CSTOP VIEWVBIAS 7 (Not to Scale) 18 STANDBYAGND817 ACXAVDD 916 ACXAIN1(+) 1015 REF IN(–)AIN1(–) 1114 REF IN(+)AIN2(+)/D1 1213 AIN2(–)/D0PIN FUNCTION DESCRIPTIONSPin No.MnemonicFunction 1 SCLK Serial Clock. Schmitt-Triggered Logic Input. An external serial clock is applied to this input to transfer serial data to or from the AD7730. This serial clock can be a continuous clock with all data transmitted in a con- tinuous train of pulses. Alternatively, it can be a noncontinuous clock with the information being transmitted to or from the AD7730 in smaller batches of data. 2 MCLK IN Master Clock signal for the device. This can be provided in the form of a crystal/resonator or external clock. A crystal/resonator can be tied across the MCLK IN and MCLK OUT pins. Alternatively, the MCLK IN pin can be driven with a CMOS-compatible clock and MCLK OUT left unconnected. The AD7730 is specified with a clock input frequency of 4.9152 MHz while the AD7730L is specified with a clock input frequency of 2.4576 MHz. REV. B –7–