Datasheet AD73360 (Analog Devices) - 7

HerstellerAnalog Devices
Beschreibung6-Channel AFE Processor for General Purpose Applications Including Industrial Power Metering or Multi-Channel Analog Inputs
Seiten / Seite36 / 7 — AD73360. (AVDD = 3 V. 10%; DVDD = 3 V. 10%; AGND = DGND = 0 V; T. TIMING …
RevisionB
Dateiformat / GrößePDF / 381 Kb
DokumentenspracheEnglisch

AD73360. (AVDD = 3 V. 10%; DVDD = 3 V. 10%; AGND = DGND = 0 V; T. TIMING CHARACTERISTICS. A = TMlN to TMAX, unless otherwise

AD73360 (AVDD = 3 V 10%; DVDD = 3 V 10%; AGND = DGND = 0 V; T TIMING CHARACTERISTICS A = TMlN to TMAX, unless otherwise

Modelllinie für dieses Datenblatt

Textversion des Dokuments

AD73360 (AVDD = 3 V

10%; DVDD = 3 V

10%; AGND = DGND = 0 V; T TIMING CHARACTERISTICS A = TMlN to TMAX, unless otherwise noted) Limit at Parameter TA = –40

C to +85

C Unit Description
Clock Signals See Figure 1 t1 61 ns min MCLK Period t2 24.4 ns min MCLK Width High t3 24.4 ns min MCLK Width Low Serial Port See Figures 3 and 4 t4 t1 ns min SCLK Period t5 0.4 × t1 ns min SCLK Width High t6 0.4 × t1 ns min SCLK Width Low t7 20 ns min SDI/SDIFS Setup Before SCLK Low t8 0 ns min SDI/SDIFS Hold After SCLK Low t9 10 ns max SDOFS Delay from SCLK High t10 10 ns min SDOFS Hold After SCLK High t11 10 ns min SDO Hold After SCLK High t12 10 ns max SDO Delay from SCLK High t13 30 ns max SCLK Delay from MCLK
(AVDD = 5 V

10%; DVDD = 5 V

10%; AGND = DGND = 0 V; T TIMING CHARACTERISTICS A = TMlN to TMAX, unless otherwise noted) Limit at Parameter TA = –40

C to +85

C Unit Description
Clock Signals See Figure 1 t1 61 ns min MCLK Period t2 24.4 ns min MCLK Width High t3 24.4 ns min MCLK Width Low Serial Port See Figures 3 and 4 t4 t1 ns min SCLK Period t5 0.4 × t1 ns min SCLK Width High t6 0.4 × t1 ns min SCLK Width Low t7 20 ns min SDI/SDIFS Setup Before SCLK Low t8 0 ns min SDI/SDIFS Hold After SCLK Low t9 10 ns max SDOFS Delay from SCLK High t10 10 ns min SDOFS Hold After SCLK High t11 10 ns min SDO Hold After SCLK High t12 10 ns max SDO Delay from SCLK High t13 30 ns max SCLK Delay from MCLK –6– REV. B