AD9203PIN CONFIGURATION AND FUNCTION DESCRIPTIONSDRVSS 128 AVDDDRVDD 227 AVSS(LSB) D0 326 AINND1 425 AINPD2 524 REFBFD3 6AD920323 VREFD4TOP VIEW722 REFTF(Not to Scale)D5 821 PWRCOND6 920 CLAMPIND7 1019 CLAMPD8 1118 REFSENSE(MSB) D9 1217 STBYOTR 1316 3-STATEDFS 1415 CLK 00573-003 Figure 3. Pin Configuration Table 3. Pin Function Descriptions PinNameDescription 1 DRVSS Digital Ground. 2 DRVDD Digital Supply. 3 D0 Bit 0, Least Significant Bit. 4 D1 Bit 1. 5 D2 Bit 2. 6 D3 Bit 3. 7 D4 Bit 4. 8 D5 Bit 5. 9 D6 Bit 6. 10 D7 Bit 7. 11 D8 Bit 8. 12 D9 Bit 9, Most Significant Bit. 13 OTR Out-of-Range Indicator. 14 DFS Data Format Select HI: Twos Complement; LO: Straight Binary. 15 CLK Clock Input. 16 3-STATE HI: High Impedance State Output; LO: Active Digital Output Drives. 17 STBY HI: Power-Down Mode; LO: Normal Operation. 18 REFSENSE Reference Select. 19 CLAMP HI: Enable Clamp; LO: Open Clamp. 20 CLAMPIN Clamp Signal Input. 21 PWRCON Power Control Input. 22 REFTF Top Reference Decoupling. 23 VREF Reference In/Out. 24 REFBF Bottom Reference Decoupling. 25 AINP Noninverting Analog Input. 26 AINN Inverting Analog Input. 27 AVSS Analog Ground. 28 AVDD Analog Supply. Rev. B | Page 6 of 28 Document Outline FEATURES GENERAL DESCRIPTION FUNCTIONAL BLOCK DIAGRAM PRODUCT HIGHLIGHTS SPECIFICATIONS ABSOLUTE MAXIMUM RATINGS THERMAL CHARACTERISTICS ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TERMINOLOGY TYPICAL PERFORMANCE CHARACTERISTICS OPERATIONS THEORY OF OPERATION OPERATIONAL MODES INPUT AND REFERENCE OVERVIEW INTERNAL REFERENCE CONNECTION EXTERNAL REFERENCE OPERATION CLAMP OPERATION DRIVING THE ANALOG INPUT OP AMP SELECTION GUIDE DIFFERENTIAL MODE OF OPERATION POWER CONTROL INTERFACING TO 5 V SYSTEMS CLOCK INPUT AND CONSIDERATIONS DIGITAL INPUTS AND OUTPUTS APPLICATIONS DIRECT IF DOWN CONVERSION ULTRASOUND APPLICATIONS EVALUATION BOARD OUTLINE DIMENSIONS ORDERING GUIDE