AD767610016.050OVDD = 2.7V @ 85C9515.540OVDD = 2.7V @ 25CSNR9015.0D) – dB30S/(ND)Y – ns8514.5OVDD = 5.0V @ 85CDELAENOB – Bits20ENOBt 128014.0OVDD = 5.0V @ 25CSNR AND S/(N107513.57013.001101001000050100150200FREQUENCY – kHzCL – pF TPC 7. SNR, S/(N+D), and ENOB vs. Frequency TPC 10. Typical Delay vs. Load Capacitance CL 96100kSNR10kS/(ND)A931k100AVDDFULL SCALE) – dBDVDDO T 9010ING CURRENTS – T1OVDD870.1OPERA0.01SNR (REFERENCED830.001–60–50–40–30–20–100101001k10k100k1MINPUT LEVEL – dBSAMPLING RATE – SPS TPC 8. SNR and S/(N+D) vs. Input Level TPC 11. Operating Currents vs. Sample Rate 96–104250SNRDVDD20093–106150ING CURRENTS – nA T90–108SNR – dBTHD – dB100WN OPERA87–110THD50AVDDWER-DOOVDDPO84–1120–55–35–15025456585105125–55–35–15525456585105TEMPERATURE –CTEMPERATURE –C TPC 9. SNR, THD vs. Temperature TPC 12. Power-Down Operating Currents vs. Temperature REV. B –9– Document Outline FEATURES APPLICATIONS GENERAL DESCRIPTION FUNCTIONAL BLOCK DIAGRAM PRODUCT HIGHLIGHTS SPECIFICATIONS RESOLUTION ANALOG INPUT THROUGHPUT SPEED DC ACCURACY AC ACCURACY SAMPLING DYNAMICS REFERENCE DIGITAL INPUTS DIGITAL OUTPUTS POWER SUPPLIES TEMPERATURE RANGE TIMING SPECIFICATIONS ABSOLUTE MAXIMUM RATINGS ORDERING GUIDE PIN FUNCTION DESCRIPTIONS PIN FUNCTION DESCRIPTIONS (continued) PIN CONFIGURATION DEFINITION OF SPECIFICATIONS Integral Nonlinearity Error (INL) Differential Nonlinearity Error (DNL) +Full-Scale Error –Full-Scale Error Bipolar Zero Error Spurious-Free Dynamic Range (SFDR) Effective Number of Bits (ENOB) Total Harmonic Distortion (THD) Signal-to-Noise Ratio (SNR) Signal-to-(Noise + Distortion) Ratio (S/[N+D]) Aperture Delay Transient Response Typical Performance Characteristics CIRCUIT INFORMATION CONVERTER OPERATION Transfer Functions TYPICAL CONNECTION DIAGRAM Analog Inputs Single-to-Differential Driver Driver Amplifier Choice Voltage Reference Input Power Supply POWER DISSIPATION CONVERSION CONTROL DIGITAL INTERFACE PARALLEL INTERFACE SERIAL INTERFACE MASTER SERIAL INTERFACE Internal Clock SLAVE SERIAL INTERFACE External Clock External Discontinuous Clock Data Read after Conversion External Clock Data Read During Conversion MICROPROCESSOR INTERFACING SPI Interface (MC68HC11) ADSP-21065L in Master Serial Interface APPLICATION HINTS Layout Evaluating the AD7676 Performance OUTLINE DIMENSIONS Revision History