AD6645Data SheetAD6645ASQ-80/AD6645ASQ-105/TestAD6645ASV-80AD6645ASV-105ParameterSymbol Temp Level MinTypMaxMinTypMaxUnit DATA-READY (DRY4)/DATA(D13:0), OVR Data-Ready to DATA Delay (Hold Time) tH_DR Full V Note 55 Note 55 50% Duty Cycle Full V 6.6 7.2 7.9 5.1 5.7 6.4 ns Data-Ready to DATA Delay (Setup Time) tS_DR Full V Note 55 Note 55 50% Duty Cycle Full V 2.1 3.6 5.1 0.6 2.1 3.5 ns APERTURE DELAY tA 25°C V −500 −500 ps APERTURE UNCERTAINTY (JITTER) tJ 25°C V 0.1 0.1 ps rms 1 Several timing parameters are a function of tENC and tENCH. 2 Several timing parameters are a function of tENCL and tENCH. 3 ENCODE TO DATA Delay (Hold Time) is the absolute minimum propagation delay through the ADC, tE_RL = tH_E. 4 DRY is an inverted and delayed version of the encode clock. Any change in the duty cycle of the clock will correspondingly change the duty cycle of DRY. 5 Data-ready to DATA Delay (tH_DR and tS_DR) is calculated relative to rated speed grade and is dependent on tENC and duty cycle. tAN + 3NAINN + 1N + 2tENCH tENCLN + 4tENCENCODE,NN + 1N + 2N + 3N + 4ENCODEtE_FLtE_RLtE_DRtS_EtH_ED[13:0], OVRN – 3N – 2N – 1NttH_DRS_DRDRY 002 tDR 02647- Figure 2. Timing Diagram Rev. E | Page 6 of 24 Document Outline FEATURES APPLICATIONS GENERAL DESCRIPTION PRODUCT HIGHLIGHTS FUNCTIONAL BLOCK DIAGRAM REVISION HISTORY SPECIFICATIONS DC SPECIFICATIONS DIGITAL SPECIFICATIONS AC SPECIFICATIONS SWITCHING SPECIFICATIONS ABSOLUTE MAXIMUM RATINGS THERMAL RESISTANCE EXPLANATION OF TEST LEVELS ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS EQUIVALENT CIRCUITS TERMINOLOGY THEORY OF OPERATION APPLYING THE AD6645 Encoding the AD6645 Driving the Analog Inputs Power Supplies Digital Outputs Grounding LAYOUT INFORMATION JITTER CONSIDERATIONS OUTLINE DIMENSIONS ORDERING GUIDE