AD9460PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS) B S111111DMDRDND(DDNDNDDDDDDDDDDDDDND+–SFAGAGAVAVAVAVAVAVAGORORDRVDRGD15+D15–D14+D14–D13+D13–D12+D12–D11+D11–DRV100 99 98 97 96 95 94 93 92 91 90 89 88 87 86 85 84 83 82 81 80 79 78 77 76DCS MODE 175DRGNDPIN 1DNC 274 D10+OUTPUT MODE 373D10–DFS 472 D9+LVDS_BIAS 571 D9–AVDD1 670 D8+SENSE 769 D8–VREF 868 DCO+AD9460AGND 967DCO–LVDS MODEREFT 1066 D7+TOP VIEWREFB 11(Not to Scale)65 D7–AVDD2 1264 DRVDDAVDD2 1363 DRGNDAVDD2 1462 D6+AVDD2 1561 D6–AVDD2 1660 D5+AVDD2 1759 D5–AVDD1 1858 D4+AVDD1 1957 D4–AVDD1 2056 D3+AGND 2155 D3–VIN+ 2254 D2+VIN– 2353 D2–AGND 2452 D1+AVDD2 2551 D1–26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50DNC = DO NOT CONNECT+–D)NDKKNDNDNBDD2DD2DD2DD2DD2DD2DD1DD1DD1DD2DD1DD2DD1DD1DD1DD1DDSD0+CLCLGL 4 AVAVAVAVAVAVAVAVAVAVAVAVAVAGAGAVAVAVAG 00 DRDRV– ( 6- 00 D0 06 Figure 4. 100-Lead TQFP_EP Pin Configuration in LVDS Mode Table 7. Pin Function Descriptions—100-Lead TQFP_EP in LVDS Mode Pin No.MnemonicDescription 1 DCS MODE Clock Duty Cycle Stabilizer (DCS) Control Pin. CMOS compatible. DCS = low (AGND) to enable DCS (recommended). DCS = high (AVDD1) to disable DCS. 2 DNC Do Not Connect. This pin should float. 3 OUTPUT MODE CMOS-Compatible Output Logic Mode Control Pin. OUTPUT MODE = 0 for CMOS mode. OUTPUT MODE = 1 (AVDD1) for LVDS outputs. 4 DFS Data Format Select Pin. CMOS control pin that determines the format of the output data. DFS = high (AVDD1) for twos complement DFS = low (ground) for offset binary format. 5 LVDS_BIAS Set Pin for LVDS Output Current. Place a 3.7 kΩ resistor terminated to DRGND. 6, 18 to 20, 32 to 34, 36, 38, AVDD1 3.3 V (±5%) Analog Supply. 43 to 45, 92 to 97 7 SENSE Reference Mode Selection. Connect to AGND for internal 1.7 V reference (3.4 V p-p analog input range); connect to AVDD1 for external reference. 8 VREF 1.7 V Reference I/O. The function is dependent on the SENSE pin and external programming resistors. Decouple to ground with 0.1 μF and 10 μF capacitors. 9, 21, 24, 39, 42, 46, 91, 98, AGND Analog Ground. The exposed heat sink on the bottom of the package must be connected 99, Exposed Heat Sink to AGND. Rev. 0 | Page 8 of 32 Document Outline FEATURES FUNCTIONAL BLOCK DIAGRAM APPLICATIONS GENERAL DESCRIPTION PRODUCT HIGHLIGHTS TABLE OF CONTENTS REVISION HISTORY SPECIFICATIONS DC SPECIFICATIONS AC SPECIFICATIONS DIGITAL SPECIFICATIONS SWITCHING SPECIFICATIONS TIMING DIAGRAMS ABSOLUTE MAXIMUM RATINGS THERMAL RESISTANCE ESD CAUTION PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS EQUIVALENT CIRCUITS TYPICAL PERFORMANCE CHARACTERISTICS TERMINOLOGY THEORY OF OPERATION ANALOG INPUT AND REFERENCE OVERVIEW Internal Reference Connection Internal Reference Trim External Reference Operation Analog Inputs CLOCK INPUT CONSIDERATIONS Jitter Considerations POWER CONSIDERATIONS DIGITAL OUTPUTS LVDS Mode CMOS Mode TIMING OPERATIONAL MODE SELECTION Data Format Select Output Mode Select Duty Cycle Stabilizer SFDR Enhancement EVALUATION BOARD OUTLINE DIMENSIONS ORDERING GUIDE