Datasheet AD9204 (Analog Devices) - 3

HerstellerAnalog Devices
Beschreibung10-Bit, 20 MSPS/40 MSPS/65 MSPS/80 MSPS, 1.8 V Dual Analog-to-Digital Converter
Seiten / Seite37 / 3 — AD9204. Data Sheet. TABLE OF CONTENTS. REVISION HISTORY. 9/2016—Rev. 0 to …
RevisionA
Dateiformat / GrößePDF / 1.3 Mb
DokumentenspracheEnglisch

AD9204. Data Sheet. TABLE OF CONTENTS. REVISION HISTORY. 9/2016—Rev. 0 to Rev. A. 7/2009—Revision 0: Initial Version

AD9204 Data Sheet TABLE OF CONTENTS REVISION HISTORY 9/2016—Rev 0 to Rev A 7/2009—Revision 0: Initial Version

Modelllinie für dieses Datenblatt

Textversion des Dokuments

link to page 1 link to page 1 link to page 1 link to page 1 link to page 3 link to page 4 link to page 5 link to page 5 link to page 6 link to page 7 link to page 8 link to page 9 link to page 10 link to page 10 link to page 10 link to page 11 link to page 13 link to page 13 link to page 15 link to page 15 link to page 17 link to page 18 link to page 20 link to page 20 link to page 20 link to page 23 link to page 24 link to page 26 link to page 27 link to page 27 link to page 28 link to page 28 link to page 28 link to page 29 link to page 30 link to page 30 link to page 31 link to page 31 link to page 31 link to page 32 link to page 32 link to page 32 link to page 32 link to page 33 link to page 35 link to page 36 link to page 36 link to page 37 link to page 37
AD9204 Data Sheet TABLE OF CONTENTS
Features .. 1 Voltage Reference ... 22 Applications ... 1 Clock Input Considerations .. 23 Functional Block Diagram .. 1 Power Dissipation and Standby Mode .. 25 Product Highlights ... 1 Digital Outputs ... 26 Revision History ... 2 Timing ... 26 General Description ... 3 Built-In Self-Test (BIST) and Output Test .. 27 Specifications ... 4 Built-In Self-Test (BIST) .. 27 DC Specifications ... 4 Output Test Modes ... 27 AC Specifications .. 5 Channel/Chip Synchronization .. 28 Digital Specifications ... 6 Serial Port Interface (SPI) .. 29 Switching Specifications .. 7 Configuration Using the SPI ... 29 Timing Specifications .. 8 Hardware Interface ... 30 Absolute Maximum Ratings .. 9 Configuration Without the SPI .. 30 Thermal Characteristics .. 9 SPI Accessible Features .. 30 ESD Caution .. 9 Memory Map .. 31 Pin Configuration and Function Descriptions ... 10 Reading the Memory Map Register Table ... 31 Typical Performance Characteristics ... 12 Open Locations .. 31 AD9204-80 .. 12 Default Values ... 31 AD9204-65 .. 14 Memory Map Register Table ... 32 AD9204-40 .. 15 Memory Map Register Descriptions .. 34 AD9204-20 .. 16 Applications Information .. 35 Equivalent Circuits ... 17 Design Guidelines .. 35 Theory of Operation .. 19 Outline Dimensions ... 36 ADC Architecture .. 19 Ordering Guide .. 36 Analog Input Considerations .. 19
REVISION HISTORY 9/2016—Rev. 0 to Rev. A
Changes to Figure 3 .. 7 Changes to Clock Input Options Section .. 24
7/2009—Revision 0: Initial Version
Rev. A | Page 2 of 36 Document Outline Features Applications Functional Block Diagram Product Highlights Revision History General Description Specifications DC Specifications AC Specifications Digital Specifications Switching Specifications Timing Specifications Absolute Maximum Ratings Thermal Characteristics ESD Caution Pin Configuration and Function Descriptions Typical Performance Characteristics AD9204-80 AD9204-65 AD9204-40 AD9204-20 Equivalent Circuits Theory of Operation ADC Architecture Analog Input Considerations Input Common Mode Differential Input Configurations Single-Ended Input Configuration Voltage Reference Internal Reference Connection External Reference Operation Clock Input Considerations Clock Input Options Input Clock Divider Clock Duty Cycle Jitter Considerations Power Dissipation and Standby Mode Digital Outputs Digital Output Enable Function (OEB) Timing Data Clock Output (DCO) Built-In Self-Test (BIST) and Output Test Built-In Self-Test (BIST) Output Test Modes Channel/Chip Synchronization Serial Port Interface (SPI) Configuration Using the SPI Hardware Interface Configuration Without the SPI SPI Accessible Features Memory Map Reading the Memory Map Register Table Open Locations Default Values Logic Levels Transfer Register Map Channel-Specific Registers Memory Map Register Descriptions Sync Control (Register 0x100) Bits[7:3]—Reserved Bit 2—Clock Divider Next Sync Only Bit 1—Clock Divider Sync Enable Bit 0—Master Sync Enable USR2 (Register 0x101) Bit 7—Enable OEB Pin 47 Bit 3—Enable GCLK Detect Bit 2—Run GCLK Bit 0—Disable SDIO Pull-Down Applications Information Design Guidelines Power and Ground Recommendations Exposed Paddle Thermal Heat Sink Recommendations VCM RBIAS Reference Decoupling SPI Port Outline Dimensions Ordering Guide