Datasheet AD9266 (Analog Devices) - 8

HerstellerAnalog Devices
Beschreibung16-Bit, 20/40/65/80 MSPS, 1.8 V Analog-to-Digital Converter
Seiten / Seite33 / 8 — Data Sheet. AD9266. SWITCHING SPECIFICATIONS. Table 4. …
RevisionB
Dateiformat / GrößePDF / 1.1 Mb
DokumentenspracheEnglisch

Data Sheet. AD9266. SWITCHING SPECIFICATIONS. Table 4. AD9266-20/AD9266-40. AD9266-65. AD9266-80. Parameter Temp. Min Typ. Max Min Typ. Max

Data Sheet AD9266 SWITCHING SPECIFICATIONS Table 4 AD9266-20/AD9266-40 AD9266-65 AD9266-80 Parameter Temp Min Typ Max Min Typ Max

Modelllinie für dieses Datenblatt

Textversion des Dokuments

Data Sheet AD9266 SWITCHING SPECIFICATIONS
AVDD = 1.8 V; DRVDD = 1.8 V, maximum sample rate, 2 V p-p differential input, 1.0 V internal reference; AIN = −1.0 dBFS, 50% duty cycle clock, DCS disabled, unless otherwise noted.
Table 4. AD9266-20/AD9266-40 AD9266-65 AD9266-80 Parameter Temp Min Typ Max Min Typ Max Min Typ Ma Unit x
CLOCK INPUT PARAMETERS Input Clock Rate Full 80/320 520 625 MHz Conversion Rate1 Full 3 20/40 3 65 3 80 MSPS CLK Period—Divide-by-1 Mode (tCLK) Full 50/25 15.38 12.5 ns CLK Pulse Width High (tCH) 25.0/12.5 7.69 6.25 ns Aperture Delay (tA) Full 1.0 1.0 1.0 ns Aperture Uncertainty (Jitter, tJ) Full 0.1 0.1 0.1 ps rms DATA OUTPUT PARAMETERS Data Propagation Delay (tPD) Full 1.84 3 3.90 1.84 3 3.90 1.84 3 3.90 ns DCO Propagation Delay (tDCO) Full 1.86 3 4.04 1.86 3 4.04 1.86 3 4.04 ns DCO to Data Skew (tSKEW) Full −0.53 0.1 0.72 −0.53 0.1 0.72 −0.53 0.1 0.72 ns Pipeline Delay (Latency) Full 8 8 8 Cycles Wake-Up Time2 Full 350 350 350 μs Standby Full 600/400 300 260 ns OUT-OF-RANGE RECOVERY TIME Full 2 2 2 Cycles 1 Conversion rate is the clock rate after the CLK divider. 2 Wake-up time is dependent on the value of the decoupling capacitors.
tA N N + 6 N – 1 N + 7 N + 1 N + 5 VIN N + 8 N + 2 t N + 3 CLK CLK+ CLK– tDCO DCO t t SKEW SKEW D1_D0 D1N–9 D0N–9 D1N–8 D0N–8 D1N–7 D0N–7 D1N–6 D0N–6 D1N–5 D0N–5 D1N–4 D0N–4 tPD
2 -00
D15 D15_D14 N–9 D14N–9 D15N–8 D14N–8 D15N–7 D14N–7 D15N–6 D14N–6 D15N–5 D14N–5 D15N–4 D14N–4
78 86 0 Figure 2. CMOS Output Data Timing Rev. B | Page 7 of 32 Document Outline FEATURES APPLICATIONS FUNCTIONAL BLOCK DIAGRAM PRODUCT HIGHLIGHTS TABLE OF CONTENTS REVISION HISTORY GENERAL DESCRIPTION SPECIFICATIONS DC SPECIFICATIONS AC SPECIFICATIONS DIGITAL SPECIFICATIONS SWITCHING SPECIFICATIONS TIMING SPECIFICATIONS ABSOLUTE MAXIMUM RATINGS THERMAL CHARACTERISTICS ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS AD9266-80 AD9266-65 AD9266-40 AD9266-20 EQUIVALENT CIRCUITS THEORY OF OPERATION ANALOG INPUT CONSIDERATIONS Input Common Mode Differential Input Configurations Single-Ended Input Configuration VOLTAGE REFERENCE Internal Reference Connection External Reference Operation CLOCK INPUT CONSIDERATIONS Clock Input Options Input Clock Divider Clock Duty Cycle Jitter Considerations POWER DISSIPATION AND STANDBY MODE DIGITAL OUTPUTS Digital Output Enable Function (OEB) TIMING Data Clock Output (DCO) OUTPUT TEST OUTPUT TEST MODES SERIAL PORT INTERFACE (SPI) CONFIGURATION USING THE SPI HARDWARE INTERFACE CONFIGURATION WITHOUT THE SPI SPI ACCESSIBLE FEATURES MEMORY MAP READING THE MEMORY MAP REGISTER TABLE OPEN LOCATIONS DEFAULT VALUES Logic Levels Transfer Register Map MEMORY MAP REGISTER TABLE MEMORY MAP REGISTER DESCRIPTIONS USR2 (Register 0x101) Bit 3—Enable GCLK Detect Bit 2—Run GCLK Bit 0—Disable SDIO Pull-Down APPLICATIONS INFORMATION DESIGN GUIDELINES Power and Ground Recommendations Exposed Paddle Thermal Heat Sink Recommendations VCM RBIAS Reference Decoupling SPI Port OUTLINE DIMENSIONS ORDERING GUIDE