Datasheet AD9613 (Analog Devices) - 7

HerstellerAnalog Devices
Beschreibung12-bit, 170/210/250 MSPS, 1.8 V Dual Analog-to-Digital Converter (ADC)
Seiten / Seite38 / 7 — Data Sheet. AD9613. AD9613-170. AD9613-210. AD9613-250. Parameter1. Temp. …
RevisionD
Dateiformat / GrößePDF / 1.2 Mb
DokumentenspracheEnglisch

Data Sheet. AD9613. AD9613-170. AD9613-210. AD9613-250. Parameter1. Temp. Min. Typ. Max. Unit

Data Sheet AD9613 AD9613-170 AD9613-210 AD9613-250 Parameter1 Temp Min Typ Max Unit

Modelllinie für dieses Datenblatt

Textversion des Dokuments

Data Sheet AD9613 AD9613-170 AD9613-210 AD9613-250 Parameter1 Temp Min Typ Max Min Typ Max Min Typ Max Unit
TWO-TONE SFDR fIN = 184.12 MHz (−7 dBFS), 25°C 88 88 88 dBc 187.12 MHz (−7 dBFS) CROSSTALK2 Full 95 95 95 dB FULL POWER BANDWIDTH3 25°C 1000 1000 1000 MHz 1 See the AN-835 Application Note, Understanding High Speed ADC Testing and Evaluation, for a complete set of definitions. 2 Crosstalk is measured at 100 MHz with −1.0 dBFS on one channel and no input on the alternate channel. 3 Full power bandwidth is the bandwidth of operation where typical ADC performance can be achieved. Rev. D | Page 5 of 36 Document Outline FEATURES APPLICATIONS GENERAL DESCRIPTION FUNCTIONAL BLOCK DIAGRAM PRODUCT HIGHLIGHTS REVISION HISTORY SPECIFICATIONS ADC DC SPECIFICATIONS ADC AC SPECIFICATIONS DIGITAL SPECIFICATIONS SWITCHING SPECIFICATIONS TIMING SPECIFICATIONS Timing Diagrams ABSOLUTE MAXIMUM RATINGS THERMAL CHARACTERISTICS ESD CAUTION PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS EQUIVALENT CIRCUITS THEORY OF OPERATION ADC ARCHITECTURE ANALOG INPUT CONSIDERATIONS Input Common Mode Differential Input Configurations VOLTAGE REFERENCE CLOCK INPUT CONSIDERATIONS Clock Input Options Input Clock Divider Clock Duty Cycle Jitter Considerations POWER DISSIPATION AND STANDBY MODE DIGITAL OUTPUTS Digital Output Enable Function (OEB) Timing Data Clock Output (DCO) ADC OVERRANGE (OR) CHANNEL/CHIP SYNCHRONIZATION SERIAL PORT INTERFACE (SPI) CONFIGURATION USING THE SPI HARDWARE INTERFACE SPI ACCESSIBLE FEATURES MEMORY MAP READING THE MEMORY MAP REGISTER TABLE Open and Reserved Locations Default Values Logic Levels Transfer Register Map Channel Specific Registers MEMORY MAP REGISTER TABLE MEMORY MAP REGISTER DESCRIPTION Sync Control (Register 0x3A) Bits[7:3]—Reserved Bit 2—Clock Divider Next Sync Only Bit 1—Clock Divider Sync Enable Bit 0—Master Sync Buffer Enable APPLICATIONS INFORMATION DESIGN GUIDELINES Power and Ground Recommendations Exposed Paddle Thermal Heat Slug Recommendations VCM SPI Port OUTLINE DIMENSIONS ORDERING GUIDE