Datasheet AD7770 (Analog Devices) - 4

HerstellerAnalog Devices
Beschreibung8-Channel, 24-Bit Simultaneous Sampling ADC
Seiten / Seite98 / 4 — Data Sheet. AD7770
RevisionD
Dateiformat / GrößePDF / 2.2 Mb
DokumentenspracheEnglisch

Data Sheet. AD7770

Data Sheet AD7770

Modelllinie für dieses Datenblatt

Textversion des Dokuments

link to page 78 link to page 78 link to page 78 link to page 79 link to page 79 link to page 79 link to page 79 link to page 79 link to page 80 link to page 80 link to page 80 link to page 80 link to page 80 link to page 81 link to page 81 link to page 81 link to page 81 link to page 81 link to page 82 link to page 82 link to page 82 link to page 82 link to page 82 link to page 83 link to page 83 link to page 83 link to page 83 link to page 83 link to page 84 link to page 84 link to page 84 link to page 84 link to page 84 link to page 85 link to page 85 link to page 85 link to page 85 link to page 85 link to page 86 link to page 86 link to page 86 link to page 86 link to page 87 link to page 87 link to page 88 link to page 88 link to page 89 link to page 89 link to page 90 link to page 90 link to page 91 link to page 91 link to page 92 link to page 92 link to page 93 link to page 93 link to page 94 link to page 94 link to page 95 link to page 95 link to page 96 link to page 96 link to page 96 link to page 97 link to page 97 link to page 97 link to page 97 link to page 98 link to page 98
Data Sheet AD7770
Channel 1 Offset Upper Byte Register ... 77 Channel 6 Gain Lower Byte Register ... 84 Channel 1 Offset Middle Byte Register .. 77 Channel 7 Offset Upper Byte Register ... 84 Channel 1 Offset Lower Byte Register ... 77 Channel 7 Offset Middle Byte Register .. 84 Channel 1 Gain Upper Byte Register.. 78 Channel 7 Offset Lower Byte Register ... 85 Channel 1 Gain Middle Byte Register .. 78 Channel 7 Gain Upper Byte Register ... 85 Channel 1 Gain Lower Byte Register .. 78 Channel 7 Gain Middle Byte Register .. 85 Channel 2 Offset Upper Byte Register ... 78 Channel 7 Gain Lower Byte Register ... 85 Channel 2 Offset Middle Byte Register .. 78 Channel 0 Status Register .. 86 Channel 2 Offset Lower Byte Register ... 79 Channel 1 Status Register .. 86 Channel 2 Gain Upper Byte Register.. 79 Channel 2 Status Register .. 87 Channel 2 Gain Middle Byte Register .. 79 Channel 3 Status Register .. 87 Channel 2 Gain Lower Byte Register .. 79 Channel 4 Status Register .. 88 Channel 3 Offset Upper Byte Register ... 79 Channel 5 Status Register .. 88 Channel 3 Offset Middle Byte Register .. 80 Channel 6 Status Register .. 89 Channel 3 Offset Lower Byte Register ... 80 Channel 7 Status Register .. 89 Channel 3 Gain Upper Byte Register.. 80 Channel 0/Channel 1 DSP Errors Register.. 90 Channel 3 Gain Middle Byte Register .. 80 Channel 2/Channel 3 DSP Errors Register.. 90 Channel 3 Gain Lower Byte Register .. 80 Channel 4/Channel 5 DSP Errors Register.. 91 Channel 4 Offset Upper Byte Register ... 81 Channel 6/Channel 7 DSP Errors Register.. 91 Channel 4 Offset Middle Byte Register .. 81 Channel 0 to Channel 7 Error Register Enable Register ... 92 Channel 4 Offset Lower Byte Register ... 81 General Errors Register 1 ... 92 Channel 4 Gain Upper Byte Register.. 81 General Errors Register 1 Enable .. 93 Channel 4 Gain Middle Byte Register .. 81 General Errors Register 2 ... 93 Channel 4 Gain Lower Byte Register .. 82 General Errors Register 2 Enable .. 94 Channel 5 Offset Upper Byte Register ... 82 Error Status Register 1 .. 94 Channel 5 Offset Middle Byte Register .. 82 Error Status Register 2 .. 95 Channel 5 Offset Lower Byte Register ... 82 Error Status Register 3 .. 95 Channel 5 Gain Upper Byte Register.. 82 Decimation Rate (N) MSB Register ... 95 Channel 5 Gain Middle Byte Register .. 83 Decimation Rate (N) LSB Register ... 96 Channel 5 Gain Lower Byte Register .. 83 Decimation Rate (IF) MSB Register ... 96 Channel 6 Offset Upper Byte Register ... 83 Decimation Rate (IF) LSB Register .. 96 Channel 6 Offset Middle Byte Register .. 83 SRC Load Source and Load Update Register .. 96 Channel 6 Offset Lower Byte Register ... 83 Outline Dimensions .. 97 Channel 6 Gain Upper Byte Register.. 84 Ordering Guide ... 97 Channel 6 Gain Middle Byte Register .. 84 Rev. C | Page 3 of 97 Document Outline FEATURES APPLICATIONS GENERAL DESCRIPTION REVISION HISTORY FUNCTIONAL BLOCK DIAGRAM SPECIFICATIONS DOUTx TIMING CHARACTERISTISTICS SPI TIMING CHARACTERISTISTICS SYNCHRONIZATION PINS AND RESET TIMING CHARACTERISTICS SAR ADC TIMING CHARACTERISTISTICS GPIO SRC UPDATE TIMING CHARACTERISTISTICS ABSOLUTE MAXIMUM RATINGS THERMAL RESISTANCE ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS TERMINOLOGY THEORY OF OPERATION ANALOG INPUTS TRANSFER FUNCTION CORE SIGNAL CHAIN CAPACITIVE PGA INTERNAL REFERENCE AND REFERENCE BUFFERS INTEGRATED LDOs CLOCKING AND SAMPLING DIGITAL RESET AND SYNCHRONIZATION PINS DIGITAL FILTERING SHUTDOWN MODE CONTROLLING THE AD7770 PIN CONTROL MODE SPI CONTROL Functionality Available in SPI Mode Offset and Gain Correction SPI Control Functionality Global Control Functions Per Channel Functions Phase Adjustment PGA Gain Decimation GPIOx Pins Σ-Δ Reference Configuration Power Modes LDO Bypassing DIGITAL SPI SPI CRC—Checksum Protection (SPI Control Mode) SPI Read/Write Register Mode (SPI Control Mode) SPI SAR Diagnostic Mode (SPI Control Mode) Σ-Δ Data, ADC Mode SPI Software Reset RMS NOISE AND RESOLUTION HIGH RESOLUTION MODE LOW POWER MODE DIAGNOSTICS AND MONITORING SELF DIAGNOSTICS ERROR General Errors MCLK Switch Error (SPI Control Mode) Reset Detection Internal LDO Status ROM and Memory Map CRC Σ-Δ ADC Errors Reference Detect (SPI Control Mode) Overvoltage and Undervoltage Events Modulator Saturation Filter Saturation Output Saturation SPI Transmission Errors (SPI Control Mode) CRC Checksum Error SCLK Counter Invalid Read Invalid Write MONITORING USING THE AD7770 SAR ADC(SPI CONTROL MODE) Temperature Sensor Σ-Δ ADC DIAGNOSTICS (SPI CONTROL MODE) (-∆ OUTPUT DATA ADC CONVERSION OUTPUT—HEADER AND DATA CRC Header ERROR Header (SPI Control Mode) SRC (SPI CONTROL MODE) SRC Bandwidth SRC Group Delay and Latency Settling Time DATA OUTPUT INTERFACE DOUT3 to DOUT0 Data Interface Standalone Mode Daisy-Chain Mode Minimum DCLKx Frequency SPI CALCULATING THE CRC CHECKSUM Σ-Δ CRC Checksum SPI Control Mode Checksum REGISTER SUMMARY REGISTER DETAILS CHANNEL 0 CONFIGURATION REGISTER CHANNEL 1 CONFIGURATION REGISTER CHANNEL 2 CONFIGURATION REGISTER CHANNEL 3 CONFIGURATION REGISTER CHANNEL 4 CONFIGURATION REGISTER CHANNEL 5 CONFIGURATION REGISTER CHANNEL 6 CONFIGURATION REGISTER CHANNEL 7 CONFIGURATION REGISTER DISABLE CLOCKS TO ADC CHANNEL REGISTER CHANNEL 0 SYNC OFFSET REGISTER CHANNEL 1 SYNC OFFSET REGISTER CHANNEL 2 SYNC OFFSET REGISTER CHANNEL 3 SYNC OFFSET REGISTER CHANNEL 4 SYNC OFFSET REGISTER CHANNEL 5 SYNC OFFSET REGISTER CHANNEL 6 SYNC OFFSET REGISTER CHANNEL 7 SYNC OFFSET REGISTER GENERAL USER CONFIGURATION 1 REGISTER GENERAL USER CONFIGURATION 2 REGISTER GENERAL USER CONFIGURATION 3 REGISTER DATA OUTPUT FORMAT REGISTER MAIN ADC METER AND REFERENCE MUX CONTROL REGISTER GLOBAL DIAGNOSTICS MUX REGISTER GPIO CONFIGURATION REGISTER GPIO DATA REGISTER BUFFER CONFIGURATION 1 REGISTER BUFFER CONFIGURATION 2 REGISTER CHANNEL 0 OFFSET UPPER BYTE REGISTER CHANNEL 0 OFFSET MIDDLE BYTE REGISTER CHANNEL 0 OFFSET LOWER BYTE REGISTER CHANNEL 0 GAIN UPPER BYTE REGISTER CHANNEL 0 GAIN MIDDLE BYTE REGISTER CHANNEL 0 GAIN LOWER BYTE REGISTER CHANNEL 1 OFFSET UPPER BYTE REGISTER CHANNEL 1 OFFSET MIDDLE BYTE REGISTER CHANNEL 1 OFFSET LOWER BYTE REGISTER CHANNEL 1 GAIN UPPER BYTE REGISTER CHANNEL 1 GAIN MIDDLE BYTE REGISTER CHANNEL 1 GAIN LOWER BYTE REGISTER CHANNEL 2 OFFSET UPPER BYTE REGISTER CHANNEL 2 OFFSET MIDDLE BYTE REGISTER CHANNEL 2 OFFSET LOWER BYTE REGISTER CHANNEL 2 GAIN UPPER BYTE REGISTER CHANNEL 2 GAIN MIDDLE BYTE REGISTER CHANNEL 2 GAIN LOWER BYTE REGISTER CHANNEL 3 OFFSET UPPER BYTE REGISTER CHANNEL 3 OFFSET MIDDLE BYTE REGISTER CHANNEL 3 OFFSET LOWER BYTE REGISTER CHANNEL 3 GAIN UPPER BYTE REGISTER CHANNEL 3 GAIN MIDDLE BYTE REGISTER CHANNEL 3 GAIN LOWER BYTE REGISTER CHANNEL 4 OFFSET UPPER BYTE REGISTER CHANNEL 4 OFFSET MIDDLE BYTE REGISTER CHANNEL 4 OFFSET LOWER BYTE REGISTER CHANNEL 4 GAIN UPPER BYTE REGISTER CHANNEL 4 GAIN MIDDLE BYTE REGISTER CHANNEL 4 GAIN LOWER BYTE REGISTER CHANNEL 5 OFFSET UPPER BYTE REGISTER CHANNEL 5 OFFSET MIDDLE BYTE REGISTER CHANNEL 5 OFFSET LOWER BYTE REGISTER CHANNEL 5 GAIN UPPER BYTE REGISTER CHANNEL 5 GAIN MIDDLE BYTE REGISTER CHANNEL 5 GAIN LOWER BYTE REGISTER CHANNEL 6 OFFSET UPPER BYTE REGISTER CHANNEL 6 OFFSET MIDDLE BYTE REGISTER CHANNEL 6 OFFSET LOWER BYTE REGISTER CHANNEL 6 GAIN UPPER BYTE REGISTER CHANNEL 6 GAIN MIDDLE BYTE REGISTER CHANNEL 6 GAIN LOWER BYTE REGISTER CHANNEL 7 OFFSET UPPER BYTE REGISTER CHANNEL 7 OFFSET MIDDLE BYTE REGISTER CHANNEL 7 OFFSET LOWER BYTE REGISTER CHANNEL 7 GAIN UPPER BYTE REGISTER CHANNEL 7 GAIN MIDDLE BYTE REGISTER CHANNEL 7 GAIN LOWER BYTE REGISTER CHANNEL 0 STATUS REGISTER CHANNEL 1 STATUS REGISTER CHANNEL 2 STATUS REGISTER CHANNEL 3 STATUS REGISTER CHANNEL 4 STATUS REGISTER CHANNEL 5 STATUS REGISTER CHANNEL 6 STATUS REGISTER CHANNEL 7 STATUS REGISTER CHANNEL 0/CHANNEL 1 DSP ERRORS REGISTER CHANNEL 2/CHANNEL 3 DSP ERRORS REGISTER CHANNEL 4/CHANNEL 5 DSP ERRORS REGISTER CHANNEL 6/CHANNEL 7 DSP ERRORS REGISTER CHANNEL 0 TO CHANNEL 7 ERROR REGISTER ENABLE REGISTER GENERAL ERRORS REGISTER 1 GENERAL ERRORS REGISTER 1 ENABLE GENERAL ERRORS REGISTER 2 GENERAL ERRORS REGISTER 2 ENABLE ERROR STATUS REGISTER 1 ERROR STATUS REGISTER 2 ERROR STATUS REGISTER 3 DECIMATION RATE (N) MSB REGISTER DECIMATION RATE (N) LSB REGISTER DECIMATION RATE (IF) MSB REGISTER DECIMATION RATE (IF) LSB REGISTER SRC LOAD SOURCE AND LOAD UPDATE REGISTER OUTLINE DIMENSIONS ORDERING GUIDE