Datasheet AD9694 (Analog Devices) - 5

HerstellerAnalog Devices
BeschreibungQuad 14-Bit, 500 MSPS, 1.2 V/2.5 V Analog-to-Digital Converter
Seiten / Seite102 / 5 — AD9694. Data Sheet. SPECIFICATIONS DC SPECIFICATIONS. Table 1. Parameter. …
RevisionB
Dateiformat / GrößePDF / 2.7 Mb
DokumentenspracheEnglisch

AD9694. Data Sheet. SPECIFICATIONS DC SPECIFICATIONS. Table 1. Parameter. Min. Typ. Max. Unit

AD9694 Data Sheet SPECIFICATIONS DC SPECIFICATIONS Table 1 Parameter Min Typ Max Unit

Modelllinie für dieses Datenblatt

Textversion des Dokuments

AD9694 Data Sheet SPECIFICATIONS DC SPECIFICATIONS
AVDD1 = 0.975 V, AVDD1_SR = 0.975 V, AVDD2 = 1.8 V, AVDD3 = 2.5 V, DVDD = 0.975 V, DRVDD1 = 0.975 V, DRVDD2 = 1.8 V, SPIVDD = 1.8 V, 500 MSPS, clock divider = 4, 1.8 V p-p full-scale differential input, 0.5 V internal reference, AIN = −1.0 dBFS, default SPI settings, unless otherwise noted. Minimum and maximum specifications are guaranteed for the full operating junction temperature (TJ) range of −40°C to +105°C. Typical specifications represent performance at TJ = 50°C (TA = 25°C).
Table 1. Parameter Min Typ Max Unit
RESOLUTION 14 Bits ACCURACY No Missing Codes Guaranteed Offset Error 0 % FSR Offset Matching 0 % FSR Gain Error −5.0 +5.0 % FSR Gain Matching 1.0 % FSR Differential Nonlinearity (DNL) −0.7 ±0.4 +0.7 LSB Integral Nonlinearity (INL) −5.1 ±1.0 +5.1 LSB TEMPERATURE DRIFT Offset Error 8 ppm/°C Gain Error 214 ppm/°C INTERNAL VOLTAGE REFERENCE 0.5 V INPUT REFERRED NOISE 2.6 LSB rms ANALOG INPUTS Differential Input Voltage Range (Programmable) 1.44 1.80 2.16 V p-p Common-Mode Voltage (VCM) 1.34 V Differential Input Capacitance1 1.75 pF Differential Input Resistance 200 Ω Analog Input Full Power Bandwidth 1.4 GHz POWER SUPPLY AVDD1 0.95 0.975 1.00 V AVDD1_SR 0.95 0.975 1.00 V AVDD2 1.71 1.8 1.89 V AVDD3 2.44 2.5 2.56 V DVDD 0.95 0.975 1.00 V DRVDD1 0.95 0.975 1.00 V DRVDD2 1.71 1.8 1.89 V SPIVDD 1.71 1.8 1.89 V IAVDD1 319 482 mA IAVDD1_SR 21 53 mA IAVDD2 438 473 mA IAVDD3 87 103 mA I 2 DVDD 121 180 mA I 1 DRVDD1 162 207 mA I 1 DRVDD2 23 29 mA ISPIVDD 1 1.6 mA POWER CONSUMPTION Total Power Dissipation (Including Output Drivers)2 1.66 2.07 W Power-Down Dissipation 325 mW Standby3 1.20 W 1 All lanes running. Power dissipation on DRVDD1 changes with lane rate and number of lanes used. 2 Full bandwidth mode. 3 Standby mode is controlled by the SPI. Rev. 0 | Page 4 of 101 Document Outline FEATURES APPLICATIONS FUNCTIONAL BLOCK DIAGRAM REVISION HISTORY GENERAL DESCRIPTION PRODUCT HIGHLIGHTS SPECIFICATIONS DC SPECIFICATIONS AC SPECIFICATIONS DIGITAL SPECIFICATIONS SWITCHING SPECIFICATIONS TIMING SPECIFICATIONS Timing Diagrams ABSOLUTE MAXIMUM RATINGS THERMAL RESISTANCE ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS EQUIVALENT CIRCUITS THEORY OF OPERATION ADC ARCHITECTURE ANALOG INPUT CONSIDERATIONS Dither Differential Input Configurations Input Common Mode Analog Input Controls and SFDR Optimization Absolute Maximum Input Swing VOLTAGE REFERENCE DC OFFSET CALIBRATION CLOCK INPUT CONSIDERATIONS Clock Duty Cycle Considerations Input Clock Divider Clock Jitter Considerations Power-Down/Standby Mode Temperature Diode ADC OVERRANGE AND FAST DETECT ADC OVERRANGE FAST THRESHOLD DETECTION (FD_A, FD_B, FD_C, AND FD_D) SIGNAL MONITOR SPORT OVER JESD204B DIGITAL DOWNCONVERTER (DDC) DDC I/Q INPUT SELECTION DDC I/Q OUTPUT SELECTION DDC GENERAL DESCRIPTION FREQUENCY TRANSLATION GENERAL DESCRIPTION Variable IF Mode 0 Hz IF (ZIF) Mode fS/4 Hz IF Mode Test Mode DDC NCO AND MIXER LOSS AND SFDR NUMERICALLY CONTROLLED OSCILLATOR Setting Up the NCO FTW and POW NCO Synchronization Mixer FIR FILTERS OVERVIEW HALF-BAND FILTERS HB4 Filter HB3 Filter HB2 Filter HB1 Filter DDC GAIN STAGE DDC COMPLEX TO REAL CONVERSION DDC EXAMPLE CONFIGURATIONS DIGITAL OUTPUTS INTRODUCTION TO THE JESD204B INTERFACE SETTING UP THE AD9694 DIGITAL INTERFACE FUNCTIONAL OVERVIEW Transport Layer Data Link Layer Physical Layer JESD204B LINK ESTABLISHMENT Code Group Synchronization (CGS) and SYNCINB± Initial Lane Alignment Sequence (ILAS) User Data and Error Detection 8B/10B Encoder PHYSICAL LAYER (DRIVER) OUTPUTS Digital Outputs, Timing, and Controls De-Emphasis Phase-Locked Loop (PLL) JESD204B Tx CONVERTER MAPPING CONFIGURING THE JESD204B LINK Example 1: Full Bandwidth Mode Example 2: ADC with DDC Option (Two ADCs Plus Two DDCs in Each Pair) LATENCY END-TO-END TOTAL LATENCY MULTICHIP SYNCHRONIZATION SYSREF± SET UP AND HOLD WINDOW MONITOR TEST MODES ADC TEST MODES JESD204B BLOCK TEST MODES Transport Layer Sample Test Mode Interface Test Modes Data Link Layer Test Modes SERIAL PORT INTERFACE CONFIGURATION USING THE SPI HARDWARE INTERFACE SPI ACCESSIBLE FEATURES MEMORY MAP READING THE MEMORY MAP REGISTER TABLE Unassigned and Reserved Locations Default Values Logic Levels ADC Pair Addressing Channel Specific Registers SPI Soft Reset MEMORY MAP REGISTER TABLE SUMMARY MEMORY MAP REGISTER TABLE—DETAILS APPLICATIONS INFORMATION POWER SUPPLY RECOMMENDATIONS EXPOSED PAD THERMAL HEAT SLUG RECOMMENDATIONS AVDD1_SR (PIN 64) AND AGND_SR (PIN 63 AND PIN 67) OUTLINE DIMENSIONS ORDERING GUIDE