LTC2142-12/ LTC2141-12/LTC2140-12 POWER REQUIREMENTSThe l denotes the specifications which apply over the full operating temperaturerange, otherwise specifications are at TA = 25°C. (Note 9)LTC2142-12LTC2141-12LTC2140-12SYMBOL PARAMETERCONDITIONSMINTYPMAXMINTYPMAXMINTYPMAXUNITSCMOS Output Modes: Full Data Rate and Double Data Rate VDD Analog Supply Voltage (Note 10) l 1.7 1.8 1.9 1.7 1.8 1.9 1.7 1.8 1.9 V OVDD Output Supply Voltage (Note 10) l 1.1 1.8 1.9 1.1 1.8 1.9 1.1 1.8 1.9 V IVDD Analog Supply Current DC Input l 50.9 57 35.9 41 26.9 32 mA Sine Wave Input 51.3 36.2 27 mA IOVDD Digital Supply Current Sine Wave Input, OVDD = 1.2V 3.8 2.4 1.5 mA PDISS Power Dissipation DC Input l 91.6 103 64.6 74 48.4 57.6 mW Sine Wave Input, OVDD = 1.2V 96.9 68 50.4 mW LVDS Output Mode VDD Analog Supply Voltage (Note 10) l 1.7 1.8 1.9 1.7 1.8 1.9 1.7 1.8 1.9 V OVDD Output Supply Voltage (Note 10) l 1.7 1.8 1.9 1.7 1.8 1.9 1.7 1.8 1.9 V IVDD Analog Supply Current Sine Input, 1.75mA Mode 52.6 37.4 28.3 mA Sine Input, 3.5mA Mode l 53.8 61 38.7 45 29.5 35.5 mA IOVDD Digital Supply Current Sine Input, 1.75mA Mode 30 29.6 29.3 mA (0VDD = 1.8V) Sine Input, 3.5mA Mode l 57.4 67 57.1 67 56.8 67 mA PDISS Power Dissipation Sine Input, 1.75mA Mode 149 121 104 mW Sine Input, 3.5mA Mode l 200 231 172 202 155 185 mW All Output Modes PSLEEP Sleep Mode Power 1 1 1 mW PNAP Nap Mode Power 10 10 10 mW PDIFFCLK Power Increase with Differential Encode Mode Enabled 20 20 20 mW (No Increase for Nap or Sleep Modes) TIMING CHARACTERISTICSThe l denotes the specifications which apply over the full operating temperaturerange, otherwise specifications are at TA = 25°C. (Note 5)LTC2142-12LTC2141-12LTC2140-12SYMBOLPARAMETERCONDITIONSMINTYPMAXMINTYPMAXMINTYPMAXUNITS fS Sampling Frequency (Note 10) l 1 65 1 40 1 25 MHz tL ENC Low Time (Note 8) Duty Cycle Stabilizer Off l 7.3 7.69 500 11.88 12.5 500 19 20 500 ns Duty Cycle Stabilizer On l 2 7.69 500 2 12.5 500 2 20 500 ns tH ENC High Time (Note 8) Duty Cycle Stabilizer Off l 7.3 7.69 500 11.88 12.5 500 19 20 500 ns Duty Cycle Stabilizer On l 2 7.69 500 2 12.5 500 2 20 500 ns tAP Sample-and-Hold 0 0 0 ns Acquisition Delay Time SYMBOLPARAMETERCONDITIONSMINTYPMAXUNITSDigital Data Outputs (CMOS Modes: Full Data Rate and Double Data Rate) tD ENC to Data Delay CL = 5pF (Note 8) l 1.1 1.7 3.1 ns tC ENC to CLKOUT Delay CL = 5pF (Note 8) l 1 1.4 2.6 ns tSKEW DATA to CLKOUT Skew tD – tC (Note 8) l 0 0.3 0.6 ns Pipeline Latency Full Data Rate Mode 6 Cycles Double Data Rate Mode 6.5 Cycles 21421012fa 7