Data SheetAD7605-4Timing Diagramst5CONVST A,CONVST BtCYCLEt2CONVST A,CONVST Bt3tCONVt1BUSYt4CSt7tRESETRESET 002 13503- Figure 2. CONVST x Timing—Reading After a Conversion t5CONVST A,CONVST BtCYCLEt2CONVST A,CONVST Bt3tCONVt1BUSYt6CSt7tRESETRESET 003 13503- Figure 3. CONVST x Timing—Reading During a Conversion CSt9t8tt1110RDt16t13ttt141715DATA:DB15 TO DB0INVALIDV1V2V3V4t26t27t29t24 004 FRSTDATA 13503- Figure 4. Parallel Mode, Separate CS and RD Pulses t12CS AND RDtt1316t17DATA:V1V2V3V4DB15 TO DB0 005 FRSTDATA 13503- Figure 5. CS and RD, Linked Parallel Mode Rev. 0 | Page 7 of 27 Document Outline FEATURES APPLICATIONS GENERAL DESCRIPTION FUNCTIONAL BLOCK DIAGRAM TABLE OF CONTENTS REVISION HISTORY SPECIFICATIONS TIMING SPECIFICATIONS Timing Diagrams ABSOLUTE MAXIMUM RATINGS THERMAL RESISTANCE ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS TERMINOLOGY THEORY OF OPERATION CONVERTER DETAILS ANALOG INPUT Analog Input Ranges Analog Input Impedance Analog Input Clamp Protection Analog Input Antialiasing Filter Track-and-Hold Amplifiers ADC TRANSFER FUNCTION INTERNAL/EXTERNAL REFERENCE TYPICAL CONNECTION DIAGRAM POWER-DOWN MODES CONVERSION CONTROL Simultaneous Sampling on All Analog Input Channels Simultaneously Sampling Two Sets of Channels APPLICATIONS INFORMATION PARALLEL INTERFACE (/SER/BYTE SEL = 0) PARALLEL BYTE (/SER/BYTE SEL = 1, DB15/BYTE SEL = 1) SERIAL INTERFACE (/SER/BYTE SEL = 1) READING DURING CONVERSION LAYOUT GUIDELINES OUTLINE DIMENSIONS ORDERING GUIDE