Datasheet Texas Instruments 74SSTUB32868ZRHR — Datenblatt

HerstellerTexas Instruments
Serie74SSTUB32868
Artikelnummer74SSTUB32868ZRHR
Datasheet Texas Instruments 74SSTUB32868ZRHR

28-Bit- bis 56-Bit-registrierter Puffer mit Adressparitätstest 176-NFBGA -40 bis 85

Datenblätter

28-Bit to 56-Bit Registered Buffer with Address-Parity Test datasheet
PDF, 973 Kb, Revision: C, Datei veröffentlicht: Mar 12, 2009
Auszug aus dem Dokument

Preise

Status

Lifecycle StatusActive (Recommended for new designs)
Manufacture's Sample AvailabilityNo

Verpackung

Pin176
Package TypeZRH
Industry STD TermNFBGA
JEDEC CodeR-PBGA-N
Package QTY1000
CarrierLARGE T&R
Device MarkingSB868
Width (mm)6
Length (mm)15
Thickness (mm).8
Pitch (mm).65
Max Height (mm)1.2
Mechanical DataHerunterladen

Parameter

Absolute Jitter (Peak-to-Peak Cycle or Period Jitter)N/A ps
FunctionDDR2 Register
Number of Outputs56
Operating Frequency Range(Max)410 MHz
Operating Temperature Range-40 to 85 C
Output Drive8 mA
Package GroupNFBGA
Package Size: mm2:W x L176NFBGA: 90 mm2: 6 x 15(NFBGA) PKG
RatingCatalog
VCC1.8 V
t(phase error)N/A ps
tsk(o)N/A ps

Öko-Plan

RoHSCompliant

Anwendungshinweise

  • DDR2 Memory Interface Clocks and Registers - Overview
    PDF, 308 Kb, Datei veröffentlicht: Mar 25, 2009
    This application report gives an overview of the existing JEDEC DDR2 Register and PLL Buffer specifications and compliant TI devices.

Modellreihe

Serie: 74SSTUB32868 (1)
  • 74SSTUB32868ZRHR

Herstellerklassifikation

  • Semiconductors > Clock and Timing > Memory Interface Clocks and Registers