Datasheet Texas Instruments 74SSTUB32865AZJBR — Datenblatt

HerstellerTexas Instruments
Serie74SSTUB32865A
Artikelnummer74SSTUB32865AZJBR
Datasheet Texas Instruments 74SSTUB32865AZJBR

Registrierter 28-Bit- bis 56-Bit-Puffer mit Adressparitätstest 160-NFBGA -40 bis 85

Datenblätter

28-BIT TO 56-BIT REGISTERED BUFFER WITH ADDRESS-PARITY TEST datasheet
PDF, 767 Kb, Datei veröffentlicht: Jul 25, 2007
Auszug aus dem Dokument

Preise

Status

Lifecycle StatusActive (Recommended for new designs)
Manufacture's Sample AvailabilityNo

Verpackung

Pin160
Package TypeZJB
Industry STD TermNFBGA
JEDEC CodeR-PBGA-N
Package QTY1000
CarrierLARGE T&R
Device MarkingSB865A
Width (mm)9
Length (mm)13
Thickness (mm).77
Pitch (mm).65
Max Height (mm)1.2
Mechanical DataHerunterladen

Parameter

Absolute Jitter (Peak-to-Peak Cycle or Period Jitter)N/A ps
FunctionDDR2 Register
Number of Outputs56
Operating Frequency Range(Max)410 MHz
Operating Temperature Range-40 to 85 C
Output Drive12 mA
Package GroupNFBGA
Package Size: mm2:W x L160NFBGA: 117 mm2: 9 x 13(NFBGA) PKG
RatingCatalog
VCC1.8 V
t(phase error)N/A ps
tsk(o)N/A ps

Öko-Plan

RoHSCompliant

Anwendungshinweise

  • DDR2 Memory Interface Clocks and Registers - Overview
    PDF, 308 Kb, Datei veröffentlicht: Mar 25, 2009
    This application report gives an overview of the existing JEDEC DDR2 Register and PLL Buffer specifications and compliant TI devices.

Modellreihe

Serie: 74SSTUB32865A (1)
  • 74SSTUB32865AZJBR

Herstellerklassifikation

  • Semiconductors > Clock and Timing > Memory Interface Clocks and Registers