Datasheet Texas Instruments TMS320DM369 — Datenblatt
Hersteller | Texas Instruments |
Serie | TMS320DM369 |
DaVinci Digital Media Prozessor
Datenblätter
TMS320DM369 Digital Media System-on-Chip (DMSoC) datasheet
PDF, 1.5 Mb, Revision: A, Datei veröffentlicht: Jul 12, 2016
Auszug aus dem Dokument
Preise
Status
TMS320DM369ZCE | TMS320DM369ZCED | TMS320DM369ZCEDF | TMS320DM369ZCEF | |
---|---|---|---|---|
Lifecycle Status | Active (Recommended for new designs) | Active (Recommended for new designs) | Active (Recommended for new designs) | Active (Recommended for new designs) |
Manufacture's Sample Availability | Yes | Yes | Yes | Yes |
Verpackung
TMS320DM369ZCE | TMS320DM369ZCED | TMS320DM369ZCEDF | TMS320DM369ZCEF | |
---|---|---|---|---|
N | 1 | 2 | 3 | 4 |
Pin | 338 | 338 | 338 | 338 |
Package Type | ZCE | ZCE | ZCE | ZCE |
Industry STD Term | NFBGA | NFBGA | NFBGA | NFBGA |
JEDEC Code | S-PBGA-N | S-PBGA-N | S-PBGA-N | S-PBGA-N |
Package QTY | 160 | 160 | 160 | 160 |
Carrier | JEDEC TRAY (5+1) | JEDEC TRAY (5+1) | JEDEC TRAY (5+1) | |
Device Marking | 570 | DM369ZCED | DM369ZCEDF | 570 |
Width (mm) | 13 | 13 | 13 | 13 |
Length (mm) | 13 | 13 | 13 | 13 |
Thickness (mm) | .89 | .89 | .89 | .89 |
Pitch (mm) | .65 | .65 | .65 | .65 |
Max Height (mm) | 1.3 | 1.3 | 1.3 | 1.3 |
Mechanical Data | Herunterladen | Herunterladen | Herunterladen | Herunterladen |
Parameter
Parameters / Models | TMS320DM369ZCE | TMS320DM369ZCED | TMS320DM369ZCEDF | TMS320DM369ZCEF |
---|---|---|---|---|
ARM CPU | 1 ARM9 | 1 ARM9 | 1 ARM9 | 1 ARM9 |
ARM MHz, Max. | 432 | 432 | 432 | 432 |
Applications | Consumer Electronics,Industrial Cameras,Security, Video and Imaging, Portable Cameras,Video Surveillance IP Cameras | Consumer Electronics,Industrial Cameras,Security, Video and Imaging, Portable Cameras,Video Surveillance IP Cameras | Consumer Electronics,Industrial Cameras,Security, Video and Imaging, Portable Cameras,Video Surveillance IP Cameras | Consumer Electronics,Industrial Cameras,Security, Video and Imaging, Portable Cameras,Video Surveillance IP Cameras |
DRAM | LPDDR,DDR2 | LPDDR,DDR2 | LPDDR,DDR2 | LPDDR,DDR2 |
EMAC | 10/100 | 10/100 | 10/100 | 10/100 |
I2C | 1 | 1 | 1 | 1 |
Operating Systems | Linux | Linux | Linux | Linux |
Operating Temperature Range, C | -40 to 85,0 to 85 | -40 to 85,0 to 85 | -40 to 85,0 to 85 | -40 to 85,0 to 85 |
Pin/Package | 338NFBGA | 338NFBGA | 338NFBGA | 338NFBGA |
Rating | Catalog | Catalog | Catalog | Catalog |
SPI | 5 | 5 | 5 | 5 |
UART, SCI | 2 | 2 | 2 | 2 |
USB | USB2.0 HS OTG | USB2.0 HS OTG | USB2.0 HS OTG | USB2.0 HS OTG |
Video Acceleration | 1 MJCP,1 HDVICP | 1 MJCP,1 HDVICP | 1 MJCP,1 HDVICP | 1 MJCP,1 HDVICP |
Video Port, Configurable | 1 Dedicated Input,1 Dedicated Output | 1 Dedicated Input,1 Dedicated Output | 1 Dedicated Input,1 Dedicated Output | 1 Dedicated Input,1 Dedicated Output |
Video Resolution/Frame Rate | 1080P,30 FPS or less | 1080P,30 FPS or less | 1080P,30 FPS or less | 1080P,30 FPS or less |
Öko-Plan
TMS320DM369ZCE | TMS320DM369ZCED | TMS320DM369ZCEDF | TMS320DM369ZCEF | |
---|---|---|---|---|
RoHS | Compliant | Compliant | Compliant | Compliant |
Anwendungshinweise
- TMS320DM36x SoC Architecture and ThroughputPDF, 5.8 Mb, Datei veröffentlicht: Jul 29, 2009
This application report provides information on the DM36x throughput performance and describes the DM36x System-on-Chip (SoC) architecture, data path infrastructure, and constraints that affect the throughput and different optimization techniques for optimum system performance. This document also provides information on the maximum possible throughput performance of different peripherals on the So - Converting single-ended video to differential video in single-supply systemsPDF, 212 Kb, Datei veröffentlicht: Sep 16, 2011
- Understanding TI's PCB Routing Rule-Based DDR Timing Specification (Rev. A)PDF, 93 Kb, Revision: A, Datei veröffentlicht: Jul 17, 2008
This application report motivates the way the DDR high-speed timing requirements are now going to be communicated to system designers. The traditional method of using data sheet parameters and simulation models is tedious. The system designer uses this information to evaluate whether timing specifications are met and can be expected to operate reliably.Ultimately, the real question the hardwa - High-Speed Interface Layout Guidelines (Rev. G)PDF, 814 Kb, Revision: G, Datei veröffentlicht: Jul 27, 2017
As modern bus interface frequencies scale higher, care must be taken in the printed circuit board (PCB) layout phase of a design to ensure a robust solution.
Modellreihe
Serie: TMS320DM369 (4)
Herstellerklassifikation
- Semiconductors> Processors> Digital Signal Processors> Media Processors > DaVinci Video Processors