Datasheet Texas Instruments TLV4112 — Datenblatt
Hersteller | Texas Instruments |
Serie | TLV4112 |
Operationsverstärker mit Hochleistungsantrieb
Datenblätter
Family of High Output Drive Operational Amplifiers with Shutdown datasheet
PDF, 1.6 Mb, Revision: E, Datei veröffentlicht: Sep 29, 2006
Auszug aus dem Dokument
Preise
Status
TLV4112CD | TLV4112CDGN | TLV4112CDGNG4 | TLV4112CP | TLV4112ID | TLV4112IDG4 | TLV4112IDGN | TLV4112IDGNR | TLV4112IDGNRG4 | TLV4112IDR | TLV4112IP | |
---|---|---|---|---|---|---|---|---|---|---|---|
Lifecycle Status | Active (Recommended for new designs) | Active (Recommended for new designs) | Active (Recommended for new designs) | Active (Recommended for new designs) | Active (Recommended for new designs) | Active (Recommended for new designs) | Active (Recommended for new designs) | Active (Recommended for new designs) | Active (Recommended for new designs) | Active (Recommended for new designs) | Active (Recommended for new designs) |
Manufacture's Sample Availability | Yes | Yes | No | No | No | No | No | No | Yes | Yes | Yes |
Verpackung
TLV4112CD | TLV4112CDGN | TLV4112CDGNG4 | TLV4112CP | TLV4112ID | TLV4112IDG4 | TLV4112IDGN | TLV4112IDGNR | TLV4112IDGNRG4 | TLV4112IDR | TLV4112IP | |
---|---|---|---|---|---|---|---|---|---|---|---|
N | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 |
Pin | 8 | 8 | 8 | 8 | 8 | 8 | 8 | 8 | 8 | 8 | 8 |
Package Type | D | DGN | DGN | P | D | D | DGN | DGN | DGN | D | P |
Industry STD Term | SOIC | HVSSOP | HVSSOP | PDIP | SOIC | SOIC | HVSSOP | HVSSOP | HVSSOP | SOIC | PDIP |
JEDEC Code | R-PDSO-G | S-PDSO-G | S-PDSO-G | R-PDIP-T | R-PDSO-G | R-PDSO-G | S-PDSO-G | S-PDSO-G | S-PDSO-G | R-PDSO-G | R-PDIP-T |
Package QTY | 75 | 80 | 80 | 50 | 75 | 75 | 80 | 2500 | 2500 | 2500 | 50 |
Carrier | TUBE | TUBE | TUBE | TUBE | TUBE | TUBE | TUBE | LARGE T&R | LARGE T&R | LARGE T&R | TUBE |
Device Marking | 4112C | AHP | AHP | TLV4112C | 4112I | 4112I | AHQ | AHQ | AHQ | 4112I | TLV4112I |
Width (mm) | 3.91 | 3 | 3 | 6.35 | 3.91 | 3.91 | 3 | 3 | 3 | 3.91 | 6.35 |
Length (mm) | 4.9 | 3 | 3 | 9.81 | 4.9 | 4.9 | 3 | 3 | 3 | 4.9 | 9.81 |
Thickness (mm) | 1.58 | 1.02 | 1.02 | 3.9 | 1.58 | 1.58 | 1.02 | 1.02 | 1.02 | 1.58 | 3.9 |
Pitch (mm) | 1.27 | .65 | .65 | 2.54 | 1.27 | 1.27 | .65 | .65 | .65 | 1.27 | 2.54 |
Max Height (mm) | 1.75 | 1.1 | 1.1 | 5.08 | 1.75 | 1.75 | 1.1 | 1.1 | 1.1 | 1.75 | 5.08 |
Mechanical Data | Herunterladen | Herunterladen | Herunterladen | Herunterladen | Herunterladen | Herunterladen | Herunterladen | Herunterladen | Herunterladen | Herunterladen | Herunterladen |
Parameter
Parameters / Models | TLV4112CD | TLV4112CDGN | TLV4112CDGNG4 | TLV4112CP | TLV4112ID | TLV4112IDG4 | TLV4112IDGN | TLV4112IDGNR | TLV4112IDGNRG4 | TLV4112IDR | TLV4112IP |
---|---|---|---|---|---|---|---|---|---|---|---|
Additional Features | N/A | N/A | N/A | N/A | N/A | N/A | N/A | N/A | N/A | N/A | N/A |
Architecture | CMOS | CMOS | CMOS | CMOS | CMOS | CMOS | CMOS | CMOS | CMOS | CMOS | CMOS |
CMRR(Min), dB | 68 | 68 | 68 | 68 | 68 | 68 | 68 | 68 | 68 | 68 | 68 |
CMRR(Typ), dB | 68 | 68 | 68 | 68 | 68 | 68 | 68 | 68 | 68 | 68 | 68 |
GBW(Typ), MHz | 2.7 | 2.7 | 2.7 | 2.7 | 2.7 | 2.7 | 2.7 | 2.7 | 2.7 | 2.7 | 2.7 |
Input Bias Current(Max), pA | 25 | 25 | 25 | 25 | 25 | 25 | 25 | 25 | 25 | 25 | 25 |
Iq per channel(Max), mA | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
Iq per channel(Typ), mA | 0.7 | 0.7 | 0.7 | 0.7 | 0.7 | 0.7 | 0.7 | 0.7 | 0.7 | 0.7 | 0.7 |
Number of Channels | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 |
Offset Drift(Typ), uV/C | 3 | 3 | 3 | 3 | 3 | 3 | 3 | 3 | 3 | 3 | 3 |
Operating Temperature Range, C | -40 to 125,0 to 70 | -40 to 125,0 to 70 | -40 to 125,0 to 70 | -40 to 125,0 to 70 | -40 to 125,0 to 70 | -40 to 125,0 to 70 | -40 to 125,0 to 70 | -40 to 125,0 to 70 | -40 to 125,0 to 70 | -40 to 125,0 to 70 | -40 to 125,0 to 70 |
Output Current(Typ), mA | 320 | 320 | 320 | 320 | 320 | 320 | 320 | 320 | 320 | 320 | 320 |
Package Group | SOIC | MSOP-PowerPAD | MSOP-PowerPAD | PDIP | SOIC | SOIC | MSOP-PowerPAD | MSOP-PowerPAD | MSOP-PowerPAD | SOIC | PDIP |
Package Size: mm2:W x L, PKG | 8SOIC: 29 mm2: 6 x 4.9(SOIC) | 8MSOP-PowerPAD: 15 mm2: 4.9 x 3(MSOP-PowerPAD) | 8MSOP-PowerPAD: 15 mm2: 4.9 x 3(MSOP-PowerPAD) | See datasheet (PDIP) | 8SOIC: 29 mm2: 6 x 4.9(SOIC) | 8SOIC: 29 mm2: 6 x 4.9(SOIC) | 8MSOP-PowerPAD: 15 mm2: 4.9 x 3(MSOP-PowerPAD) | 8MSOP-PowerPAD: 15 mm2: 4.9 x 3(MSOP-PowerPAD) | 8MSOP-PowerPAD: 15 mm2: 4.9 x 3(MSOP-PowerPAD) | 8SOIC: 29 mm2: 6 x 4.9(SOIC) | See datasheet (PDIP) |
Rail-to-Rail | In to V-,Out | In to V-,Out | In to V-,Out | In to V-,Out | In to V-,Out | In to V-,Out | In to V-,Out | In to V-,Out | In to V-,Out | In to V-,Out | In to V-,Out |
Rating | Catalog | Catalog | Catalog | Catalog | Catalog | Catalog | Catalog | Catalog | Catalog | Catalog | Catalog |
Slew Rate(Typ), V/us | 1.57 | 1.57 | 1.57 | 1.57 | 1.57 | 1.57 | 1.57 | 1.57 | 1.57 | 1.57 | 1.57 |
Total Supply Voltage(Max), +5V=5, +/-5V=10 | 6 | 6 | 6 | 6 | 6 | 6 | 6 | 6 | 6 | 6 | 6 |
Total Supply Voltage(Min), +5V=5, +/-5V=10 | 2.5 | 2.5 | 2.5 | 2.5 | 2.5 | 2.5 | 2.5 | 2.5 | 2.5 | 2.5 | 2.5 |
Vos (Offset Voltage @ 25C)(Max), mV | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 |
Öko-Plan
TLV4112CD | TLV4112CDGN | TLV4112CDGNG4 | TLV4112CP | TLV4112ID | TLV4112IDG4 | TLV4112IDGN | TLV4112IDGNR | TLV4112IDGNRG4 | TLV4112IDR | TLV4112IP | |
---|---|---|---|---|---|---|---|---|---|---|---|
RoHS | Compliant | Compliant | Compliant | Compliant | Compliant | Compliant | Compliant | Compliant | Compliant | Compliant | Compliant |
Pb Free | Yes | Yes |
Anwendungshinweise
- TLV4110, TLV4111, TLV4112, TLV4113 EMI Immunity Performance (Rev. A)PDF, 90 Kb, Revision: A, Datei veröffentlicht: Nov 14, 2012
Modellreihe
Serie: TLV4112 (11)
Herstellerklassifikation
- Semiconductors> Amplifiers> Operational Amplifiers (Op Amps)> Power Op Amps