Datasheet Texas Instruments THS0842 — Datenblatt

HerstellerTexas Instruments
SerieTHS0842
Datasheet Texas Instruments THS0842

Zweikanaliger 8-Bit-Analog-Digital-Wandler (ADC) mit 40 MSPS

Datenblätter

Dual-Input, 8-Bit, 40 MSPS, Low-Power ADC w/ Single or Dual Parallel Bus Output datasheet
PDF, 503 Kb, Revision: A, Datei veröffentlicht: Aug 10, 2000
Auszug aus dem Dokument

Preise

Status

THS0842IPFB
Lifecycle StatusActive (Recommended for new designs)
Manufacture's Sample AvailabilityNo

Verpackung

THS0842IPFB
N1
Pin48
Package TypePFB
Industry STD TermTQFP
JEDEC CodeS-PQFP-G
Package QTY250
CarrierJEDEC TRAY (10+1)
Device MarkingTJ0842
Width (mm)7
Length (mm)7
Thickness (mm)1
Pitch (mm).5
Max Height (mm)1.2
Mechanical DataHerunterladen

Parameter

Parameters / ModelsTHS0842IPFB
THS0842IPFB
# Input Channels2
Analog Input BW, MHz600
ArchitecturePipeline
DNL(Max), +/-LSB2
DNL(Typ), +/-LSB0.7
ENOB, Bits6.8
INL(Max), +/-LSB2.2
INL(Typ), +/-LSB1.5
Input BufferNo
Input Range, Vp-p1.3
InterfaceParallel CMOS
Operating Temperature Range, C-40 to 85
Package GroupTQFP
Package Size: mm2:W x L, PKG48TQFP: 81 mm2: 9 x 9(TQFP)
Power Consumption(Typ), mW320
RatingCatalog
Reference ModeExt,Int
Resolution, Bits8
SFDR, dB52
SINAD, dB43.3
SNR, dB42.7
Sample Rate(Max), MSPS40

Öko-Plan

THS0842IPFB
RoHSCompliant

Anwendungshinweise

  • CDCE62005 as Clock Solution for High-Speed ADCs
    PDF, 805 Kb, Datei veröffentlicht: Sep 4, 2008
    TI has introduced a family of devices well-suited to meet the demands for high-speed ADC devices such as the ADS5527 which is capable of sampling up to 210 MSPS. To realize the full potential of these high-performance products it is imperative to provide a low phase noise clock source. The CDCE62005 clock synthesizer chip offers a real-world clocking solution to meet these stringent requirements
  • Phase Noise Performance and Jitter Cleaning Ability of CDCE72010
    PDF, 2.3 Mb, Datei veröffentlicht: Jun 2, 2008
    This application report presents phase noise data taken on the CDCE72010 jitter cleaner and synchronizer PLL device. The phase noise performance of the CDCE72010 depends on the phase noise of the reference clock VCXO clock and the CDCE72010 itself. This application report shows the phase noise performance at several of the most popular CDMA frequencies. This data helps the user to choose the rig
  • CDCE72010 as a Clocking Solution for High-Speed Analog-to-Digital Converters
    PDF, 424 Kb, Datei veröffentlicht: Jun 8, 2008
    Texas Instruments has recently introduced a family of devices suitable to meet the demands of high-speed high-IF sampling analog-to-digital converters (ADCs) such as the ADS5483 which is capable of sampling up to 135 MSPS. To realize the full potential of these high-performance devices the system must provide an extremely low phase noise clock source. The CDCE72010 clock synthesizer chip offers
  • Noise Analysis for High Speed Op Amps (Rev. A)
    PDF, 256 Kb, Revision: A, Datei veröffentlicht: Jan 17, 2005
    As system bandwidths have increased an accurate estimate of the noise contribution for each element in the signal channel has become increasingly important. Many designers are not however particularly comfortable with the calculations required to predict the total noise for an op amp or in the conversions between the different descriptions of noise. Considerable inconsistency between manufactu

Modellreihe

Serie: THS0842 (1)

Herstellerklassifikation

  • Semiconductors> Data Converters> Analog-to-Digital Converters (ADCs)> High Speed ADCs (>10MSPS)