Datasheet Texas Instruments SN74LVTH16374-EP — Datenblatt
Hersteller | Texas Instruments |
Serie | SN74LVTH16374-EP |
Erweitertes Produkt 3.3-V Abt 16-Bit-kantengetriggerte D-Typ-Flip-Flops mit 3-Zustands-Ausgängen
Datenblätter
SN74LVTH16374-EP datasheet
PDF, 295 Kb, Revision: A, Datei veröffentlicht: Sep 28, 2004
Auszug aus dem Dokument
Preise
Status
CLVTH16374IDLREP | V62/04711-01YE | |
---|---|---|
Lifecycle Status | Active (Recommended for new designs) | Active (Recommended for new designs) |
Manufacture's Sample Availability | No | No |
Verpackung
CLVTH16374IDLREP | V62/04711-01YE | |
---|---|---|
N | 1 | 2 |
Pin | 48 | 48 |
Package Type | DL | DL |
Industry STD Term | SSOP | SSOP |
JEDEC Code | R-PDSO-G | R-PDSO-G |
Package QTY | 1000 | 1000 |
Carrier | LARGE T&R | LARGE T&R |
Device Marking | LH16374EP | LH16374EP |
Width (mm) | 7.49 | 7.49 |
Length (mm) | 15.88 | 15.88 |
Thickness (mm) | 2.59 | 2.59 |
Pitch (mm) | .635 | .635 |
Max Height (mm) | 2.79 | 2.79 |
Mechanical Data | Herunterladen | Herunterladen |
Parameter
Parameters / Models | CLVTH16374IDLREP | V62/04711-01YE |
---|---|---|
3-State Output | Yes | Yes |
Bits | 16 | 16 |
F @ Nom Voltage(Max), Mhz | 160 | 160 |
ICC @ Nom Voltage(Max), mA | 5 | 5 |
Input Type | TTL | TTL |
Operating Temperature Range, C | -40 to 85 | -40 to 85 |
Output Drive (IOL/IOH)(Max), mA | 64/-32 | 64/-32 |
Output Type | TTL | TTL |
Package Group | SSOP | SSOP |
Package Size: mm2:W x L, PKG | 48SSOP: 164 mm2: 10.35 x 15.88(SSOP) | 48SSOP: 164 mm2: 10.35 x 15.88(SSOP) |
Rating | HiRel Enhanced Product | HiRel Enhanced Product |
Technology Family | LVT | LVT |
VCC(Max), V | 3.6 | 3.6 |
VCC(Min), V | 2.7 | 2.7 |
tpd @ Nom Voltage(Max), ns | 4.5 | 4.5 |
Öko-Plan
CLVTH16374IDLREP | V62/04711-01YE | |
---|---|---|
RoHS | Compliant | Compliant |
Anwendungshinweise
- LVT Family Characteristics (Rev. A)PDF, 98 Kb, Revision: A, Datei veröffentlicht: Mar 1, 1998
To address the need for a complete low-voltage interface solution, Texas Instruments has developed a new generation of logic devices capable of mixed-mode operation. The LVT series relies on a state-of-the-art submicron BiCMOS process to provide up to a 90% reduction in static power dissipation over ABT. LVT devices solve the system need for a transparent seam between the low-voltage and 5-V secti - LVT-to-LVTH ConversionPDF, 84 Kb, Datei veröffentlicht: Dec 8, 1998
Original LVT devices that have bus hold have been redesigned to add the High-Impedance State During Power Up and Power Down feature. Additional devices with and without bus hold have been added to the LVT product line. Design guidelines and issues related to the bus-hold features, switching characteristics, and timing requirements are discussed. - 16-Bit Widebus Logic Families in 56-Ball 0.65-mm Pitch Very Thin Fine-Pitch BGA (Rev. B)PDF, 895 Kb, Revision: B, Datei veröffentlicht: May 22, 2002
TI?s 56-ball MicroStar Jr.E package registered under JEDEC MO-225 has demonstrated through modeling and experimentation that it is an optimal solution for reducing inductance and capacitance improving thermal performance and minimizing board area usage in integrated bus functions. Multiple functions released in the 56-ball MicroStar Jr.E package have superior performance characteristics compa - Bus-Interface Devices With Output-Damping Resistors Or Reduced-Drive Outputs (Rev. A)PDF, 105 Kb, Revision: A, Datei veröffentlicht: Aug 1, 1997
The spectrum of bus-interface devices with damping resistors or balanced/light output drive currently offered by various logic vendors is confusing at best. Inconsistencies in naming conventions and methods used for implementation make it difficult to identify the best solution for a given application. This report attempts to clarify the issue by looking at several vendors? approaches and discussi - Understanding Advanced Bus-Interface Products Design GuidePDF, 253 Kb, Datei veröffentlicht: May 1, 1996
- Power-Up 3-State (PU3S) Circuits in TI Standard Logic DevicesPDF, 209 Kb, Datei veröffentlicht: May 10, 2002
Many telecom and networking applications require that cards be inserted and extracted from a live backplane without interrupting data or damaging components. To achieve this interface terminals of the card must be electrically isolated from the bus system during insertion or extraction from the backplane. To facilitate this Texas Instruments provides bus-interface and logic devices with features - Power-Up Behavior of Clocked Devices (Rev. A)PDF, 34 Kb, Revision: A, Datei veröffentlicht: Feb 6, 2015
Modellreihe
Serie: SN74LVTH16374-EP (2)
Herstellerklassifikation
- Semiconductors> Space & High Reliability> Logic Products> Flip-Flop/Latch/Registers