Datasheet Texas Instruments SN74F109 — Datenblatt
Hersteller | Texas Instruments |
Serie | SN74F109 |
Dual JK Positive-Edge-Triggered Flip-Flops mit Clear und Preset
Datenblätter
Dual J-K Positive-Edge-Triggered Flip-Flops w/Clear And Preset datasheet
PDF, 554 Kb, Revision: A, Datei veröffentlicht: Oct 1, 1993
Auszug aus dem Dokument
Preise
Status
SN74F109D | SN74F109DR | SN74F109DRE4 | SN74F109DRG4 | SN74F109N | |
---|---|---|---|---|---|
Lifecycle Status | Active (Recommended for new designs) | Active (Recommended for new designs) | Active (Recommended for new designs) | Active (Recommended for new designs) | Active (Recommended for new designs) |
Manufacture's Sample Availability | No | Yes | No | Yes | No |
Verpackung
SN74F109D | SN74F109DR | SN74F109DRE4 | SN74F109DRG4 | SN74F109N | |
---|---|---|---|---|---|
N | 1 | 2 | 3 | 4 | 5 |
Pin | 16 | 16 | 16 | 16 | 16 |
Package Type | D | D | D | D | N |
Industry STD Term | SOIC | SOIC | SOIC | SOIC | PDIP |
JEDEC Code | R-PDSO-G | R-PDSO-G | R-PDSO-G | R-PDSO-G | R-PDIP-T |
Package QTY | 40 | 2500 | 2500 | 2500 | 25 |
Carrier | TUBE | LARGE T&R | LARGE T&R | LARGE T&R | TUBE |
Device Marking | F109 | F109 | F109 | F109 | SN74F109N |
Width (mm) | 3.91 | 3.91 | 3.91 | 3.91 | 6.35 |
Length (mm) | 9.9 | 9.9 | 9.9 | 9.9 | 19.3 |
Thickness (mm) | 1.58 | 1.58 | 1.58 | 1.58 | 3.9 |
Pitch (mm) | 1.27 | 1.27 | 1.27 | 1.27 | 2.54 |
Max Height (mm) | 1.75 | 1.75 | 1.75 | 1.75 | 5.08 |
Mechanical Data | Herunterladen | Herunterladen | Herunterladen | Herunterladen | Herunterladen |
Parameter
Parameters / Models | SN74F109D | SN74F109DR | SN74F109DRE4 | SN74F109DRG4 | SN74F109N |
---|---|---|---|---|---|
Bits | 2 | 2 | 2 | 2 | 2 |
F @ Nom Voltage(Max), Mhz | 70 | 70 | 70 | 70 | 70 |
ICC @ Nom Voltage(Max), mA | 17 | 17 | 17 | 17 | 17 |
Output Drive (IOL/IOH)(Max), mA | -1/20 | -1/20 | -1/20 | -1/20 | -1/20 |
Package Group | SOIC | SOIC | SOIC | SOIC | PDIP |
Package Size: mm2:W x L, PKG | 16SOIC: 59 mm2: 6 x 9.9(SOIC) | 16SOIC: 59 mm2: 6 x 9.9(SOIC) | 16SOIC: 59 mm2: 6 x 9.9(SOIC) | 16SOIC: 59 mm2: 6 x 9.9(SOIC) | See datasheet (PDIP) |
Rating | Catalog | Catalog | Catalog | Catalog | Catalog |
Schmitt Trigger | No | No | No | No | No |
Technology Family | F | F | F | F | F |
VCC(Max), V | 5.5 | 5.5 | 5.5 | 5.5 | 5.5 |
VCC(Min), V | 4.5 | 4.5 | 4.5 | 4.5 | 4.5 |
Voltage(Nom), V | 5 | 5 | 5 | 5 | 5 |
tpd @ Nom Voltage(Max), ns | 9.2 | 9.2 | 9.2 | 9.2 | 9.2 |
Öko-Plan
SN74F109D | SN74F109DR | SN74F109DRE4 | SN74F109DRG4 | SN74F109N | |
---|---|---|---|---|---|
RoHS | Compliant | Compliant | Compliant | Compliant | Compliant |
Pb Free | Yes |
Modellreihe
Serie: SN74F109 (5)
Herstellerklassifikation
- Semiconductors> Logic> Flip-Flop/Latch/Register> J-K Flip-Flop