Datasheet Texas Instruments SN65LVDS34 — Datenblatt

HerstellerTexas Instruments
SerieSN65LVDS34
Datasheet Texas Instruments SN65LVDS34

Dual LVDS Empfänger mit -4 bis 5V Gleichtaktbereich

Datenblätter

High Speed Differential Receivers datasheet
PDF, 982 Kb, Revision: B, Datei veröffentlicht: Nov 4, 2004
Auszug aus dem Dokument

Preise

Status

SN65LVDS34DSN65LVDS34DG4SN65LVDS34DRSN65LVDS34DRG4
Lifecycle StatusActive (Recommended for new designs)Active (Recommended for new designs)Active (Recommended for new designs)Active (Recommended for new designs)
Manufacture's Sample AvailabilityYesNoYesNo

Verpackung

SN65LVDS34DSN65LVDS34DG4SN65LVDS34DRSN65LVDS34DRG4
N1234
Pin8888
Package TypeDDDD
Industry STD TermSOICSOICSOICSOIC
JEDEC CodeR-PDSO-GR-PDSO-GR-PDSO-GR-PDSO-G
Package QTY757525002500
CarrierTUBETUBELARGE T&RLARGE T&R
Device MarkingLVDS34LVDS34LVDS34LVDS34
Width (mm)3.913.913.913.91
Length (mm)4.94.94.94.9
Thickness (mm)1.581.581.581.58
Pitch (mm)1.271.271.271.27
Max Height (mm)1.751.751.751.75
Mechanical DataHerunterladenHerunterladenHerunterladenHerunterladen

Parameter

Parameters / ModelsSN65LVDS34D
SN65LVDS34D
SN65LVDS34DG4
SN65LVDS34DG4
SN65LVDS34DR
SN65LVDS34DR
SN65LVDS34DRG4
SN65LVDS34DRG4
Device TypeReceiverReceiverReceiverReceiver
ESD HBM, kV15151515
FunctionReceiverReceiverReceiverReceiver
ICC(Max), mA12121212
Input SignalCMOS,ECL,LVCMOS,LVDS,LVECL,LVPECL,PECLCMOS,ECL,LVCMOS,LVDS,LVECL,LVPECL,PECLCMOS,ECL,LVCMOS,LVDS,LVECL,LVPECL,PECLCMOS,ECL,LVCMOS,LVDS,LVECL,LVPECL,PECL
No. of Rx2222
Operating Temperature Range, C-40 to 85-40 to 85-40 to 85-40 to 85
Output SignalLVTTLLVTTLLVTTLLVTTL
Package GroupSOICSOICSOICSOIC
Package Size: mm2:W x L, PKG8SOIC: 29 mm2: 6 x 4.9(SOIC)8SOIC: 29 mm2: 6 x 4.9(SOIC)8SOIC: 29 mm2: 6 x 4.9(SOIC)8SOIC: 29 mm2: 6 x 4.9(SOIC)
ProtocolsLVDSLVDSLVDSLVDS
Signaling Rate, Mbps400400400400

Öko-Plan

SN65LVDS34DSN65LVDS34DG4SN65LVDS34DRSN65LVDS34DRG4
RoHSCompliantCompliantCompliantCompliant

Modellreihe

Herstellerklassifikation

  • Semiconductors> Interface> LVDS/M-LVDS/ECL/CML> LVDS PHY (<800Mbps)