Datasheet Texas Instruments SN65LVDS100DG4 — Datenblatt
Hersteller | Texas Instruments |
Serie | SN65LVDS100 |
Artikelnummer | SN65LVDS100DG4 |
2 Gbit / s LVDS / LVPECL / CML zu LVDS Puffer / Repeater / Übersetzer 8-SOIC -40 bis 85
Datenblätter
SN65LVDx10x Differential Translator/Repeater datasheet
PDF, 1.6 Mb, Revision: E, Datei veröffentlicht: Jul 20, 2015
Auszug aus dem Dokument
Preise
Status
Lifecycle Status | Active (Recommended for new designs) |
Manufacture's Sample Availability | Yes |
Verpackung
Pin | 8 |
Package Type | D |
Industry STD Term | SOIC |
JEDEC Code | R-PDSO-G |
Package QTY | 75 |
Carrier | TUBE |
Device Marking | DL100 |
Width (mm) | 3.91 |
Length (mm) | 4.9 |
Thickness (mm) | 1.58 |
Pitch (mm) | 1.27 |
Max Height (mm) | 1.75 |
Mechanical Data | Herunterladen |
Parameter
Device Type | Buffer |
ESD HBM | 5 kV |
Function | Repeater/Translator |
ICC(Max) | 30 mA |
Input Signal | CML,LVDS,LVPECL |
No. of Rx | 1 |
No. of Tx | 1 |
Operating Temperature Range | -40 to 85 C |
Output Signal | LVDS |
Package Group | SOIC |
Package Size: mm2:W x L | 8SOIC: 29 mm2: 6 x 4.9(SOIC) PKG |
Protocols | LVDS |
Signaling Rate | 2000 Mbps |
Öko-Plan
RoHS | Compliant |
Design Kits und Evaluierungsmodule
- Evaluation Modules & Boards: SN65LVDS100EVM
SN65LVDS100 Evaluation Module
Lifecycle Status: Active (Recommended for new designs) - Evaluation Modules & Boards: SN65CML100EVM
SN65CML100 Evaluation Module
Lifecycle Status: Active (Recommended for new designs)
Anwendungshinweise
- Signaling Rate vs. Distance for Differential BuffersPDF, 420 Kb, Datei veröffentlicht: Jan 26, 2010
- DC-Coupling Between Differential LVPECL, LVDS, HSTL, and CMLPDF, 135 Kb, Datei veröffentlicht: Feb 19, 2003
- AC Coupling Between Differential LVPECL, LVDS, HSTL and CML (Rev. C)PDF, 417 Kb, Revision: C, Datei veröffentlicht: Oct 17, 2007
This report provides a quick reference of ac-coupling techniques for interfacing between different logic levels. The four differential signaling levels found in this reportare low-voltage positive-referenced emitter coupled logic (LVPECL), low-voltage differential signals (LVDS), high-speed transceiver logic (HSTL), and current-modelogic (CML). From these four differential signaling levels, 16
Modellreihe
Serie: SN65LVDS100 (8)
Herstellerklassifikation
- Semiconductors > Interface > LVDS/M-LVDS/PECL > Buffers, Drivers/Receivers and Cross-Points