Datasheet Texas Instruments DS90CR286ATDGGQ1 — Datenblatt

HerstellerTexas Instruments
SerieDS90CR286AT-Q1
ArtikelnummerDS90CR286ATDGGQ1
Datasheet Texas Instruments DS90CR286ATDGGQ1

3,3-V-Daten-Strobe-LVDS-Empfänger mit steigender Flanke 28-Bit-Chan-Link 66 MHz 56-TSSOP -40 bis 105

Datenblätter

DS90CR286AT-Q1 3.3 V Rising Edge Data Strobe LVDS Receiver 28-Bit Channel Link 66 MHz datasheet
PDF, 2.1 Mb, Revision: A, Datei veröffentlicht: Dec 6, 2015
Auszug aus dem Dokument

Preise

Status

Lifecycle StatusActive (Recommended for new designs)
Manufacture's Sample AvailabilityNo

Verpackung

Pin5656
Package TypeDGGDGG
Industry STD TermTSSOPTSSOP
JEDEC CodeR-PDSO-GR-PDSO-G
Package QTY3434
CarrierTUBETUBE
Device MarkingDS90CR286ATQDGG
Width (mm)6.16.1
Length (mm)1414
Thickness (mm)1.151.15
Pitch (mm).5.5
Max Height (mm)1.21.2
Mechanical DataHerunterladenHerunterladen

Parameter

Clock Max66 MHz
Clock Min20 MHz
Compression Ratio28 to 4
Data Throughput1848 Mbps
ESD4 kV
FunctionDeserializer
Input CompatibilityLVDS
Operating Temperature Range-40 to 105 C
Output CompatibilityLVCMOS
Package GroupTSSOP
Package Size: mm2:W x L56TSSOP: 113 mm2: 8.1 x 14(TSSOP) PKG
Parallel Bus Width28 bits
ProtocolsChannel-Link I
RatingAutomotive
Supply Voltage(s)3.3 V

Öko-Plan

RoHSCompliant

Design Kits und Evaluierungsmodule

  • Evaluation Modules & Boards: FLINK3V8BT-85
    Evaluation Kit for FPD-Link Family of Serializer and Deserializer LVDS Devices
    Lifecycle Status: Active (Recommended for new designs)

Anwendungshinweise

  • Receiver Skew Margin for Channel Link I and FPD Link I Devices
    PDF, 418 Kb, Datei veröffentlicht: Jan 13, 2016

Modellreihe

Serie: DS90CR286AT-Q1 (2)

Herstellerklassifikation

  • Semiconductors > Interface > LVDS/M-LVDS/PECL > SerDes/Channel-Link