Datasheet Texas Instruments DS90C363BMTX/NOPB — Datenblatt
Hersteller | Texas Instruments |
Serie | DS90C363B |
Artikelnummer | DS90C363BMTX/NOPB |
+ 3,3 V programmierbarer 18-Bit-Flachbildschirm (FPD) für LVDS-Sender - 65 MHz 48-TSSOP -10 bis 70
Datenblätter
DS90C363B 3.3V Prog LVDS Transm 18-Bit FPD Link -65 MHz datasheet
PDF, 920 Kb, Revision: F, Datei veröffentlicht: Apr 12, 2013
Auszug aus dem Dokument
Preise
Status
Lifecycle Status | Active (Recommended for new designs) |
Manufacture's Sample Availability | No |
Verpackung
Pin | 48 |
Package Type | DGG |
Industry STD Term | TSSOP |
JEDEC Code | R-PDSO-G |
Package QTY | 1000 |
Carrier | LARGE T&R |
Device Marking | DS90C363BMT |
Width (mm) | 6.1 |
Length (mm) | 12.5 |
Thickness (mm) | 1.15 |
Pitch (mm) | .5 |
Max Height (mm) | 1.2 |
Mechanical Data | Herunterladen |
Parameter
Color Depth | 18 bpp |
Function | Transmitter |
Input Compatibility | LVCMOS,LVTTL |
Operating Temperature Range | -10 to 70 C |
Output Compatibility | FPD-Link LVDS |
Package Group | TSSOP |
Package Size: mm2:W x L | 48TSSOP: 101 mm2: 8.1 x 12.5(TSSOP) PKG |
Pixel Clock Min | 18 MHz |
Pixel Clock(Max) | 68 MHz |
Rating | Catalog |
Total Throughput | 1300 Mbps |
Öko-Plan
RoHS | Compliant |
Design Kits und Evaluierungsmodule
- Evaluation Modules & Boards: FLINK3V8BT-85
Evaluation Kit for FPD-Link Family of Serializer and Deserializer LVDS Devices
Lifecycle Status: Active (Recommended for new designs)
Anwendungshinweise
- AN-1056 STN Application Using FPD-LinkPDF, 85 Kb, Datei veröffentlicht: May 14, 2004
Application Note 1056 STN Application Using FPD-Link - TFT Data Mapping for Dual Pixel LDI Application - Alternate A - Color MapPDF, 52 Kb, Datei veröffentlicht: May 15, 2004
Application Note 1163 TFT Data Mapping for Dual Pixel LDI Application - Alternate A - Color Map - LVDS Display Interface (LDI) TFT Data Mapping for Interoperability w/FPD-LinkPDF, 65 Kb, Datei veröffentlicht: May 14, 2004
Application Note 1127 LVDS Display Interface (LDI) TFT Data Mapping for Interoperabil ity with FPD-Link - AN-1085 FPD-Link PCB and Interconnect Design-In GuidelinesPDF, 344 Kb, Datei veröffentlicht: May 14, 2004
Application Note 1085 FPD-Link PCB and Interconnect Design-In Guidelines - Receiver Skew Margin for Channel Link I and FPD Link I DevicesPDF, 418 Kb, Datei veröffentlicht: Jan 13, 2016
- AN-1032 An Introduction to FPD-Link (Rev. C)PDF, 185 Kb, Revision: C, Datei veröffentlicht: Aug 8, 2017
The FPD-Linkchipsetarchitecturein conjunctionwith the LVDStechnologyprovidesthe highbandwidthinterfacenecessaryfor leadingedgedisplaytechnology.The conversionfromparallelTTL to serialLVDSallowsfor a narrowinterfacebetweengraphicscontrollerand panel.A narrowerinterfacemeanslowercablecost and simplifiesthe physicalconnectionthroug
Modellreihe
Serie: DS90C363B (3)
- DS90C363BMT DS90C363BMT/NOPB DS90C363BMTX/NOPB
Herstellerklassifikation
- Semiconductors > Interface > FPD-Link SerDes > Display SerDes