Datasheet Texas Instruments CDCVF111FNRG4 — Datenblatt

HerstellerTexas Instruments
SerieCDCVF111
ArtikelnummerCDCVF111FNRG4
Datasheet Texas Instruments CDCVF111FNRG4

1: 9 Differential LVPECL Clock Driver 28-PLCC -40 bis 85

Datenblätter

1:9 Differential LVPECL Clock Driver datasheet
PDF, 951 Kb, Revision: B, Datei veröffentlicht: Jun 7, 2002
Auszug aus dem Dokument

Preise

Status

Lifecycle StatusActive (Recommended for new designs)
Manufacture's Sample AvailabilityNo

Verpackung

Pin28
Package TypeFN
Industry STD TermPLCC
JEDEC CodeS-PQCC-J
Package QTY750
CarrierLARGE T&R
Device MarkingCDCVF111
Width (mm)11.51
Length (mm)11.51
Thickness (mm)4.06
Pitch (mm)1.27
Max Height (mm)4.57
Mechanical DataHerunterladen

Parameter

Input Frequency(Max)650 MHz
Input LevelLVPECL
Number of Outputs9
Operating Temperature Range-40 to 85 C
Output Frequency(Max)650 MHz
Output LevelLVPECL
Package GroupPLCC
Package Size: mm2:W x L28PLCC: 132 mm2: 11.51 x 11.51(PLCC) PKG
RatingCatalog
VCC3.3 V
VCC Out3.3 V

Öko-Plan

RoHSCompliant

Anwendungshinweise

  • Using TI's CDC111 W/SLK2501 Serial Gigabit Transceiver for SONET, Ethernet
    PDF, 72 Kb, Datei veröffentlicht: Oct 31, 2001
    SONET/SDH and gigabit ethernet applications all have stringent timing requirements, which mandate the use of low-skew, low-jitter clock distribution. Texas Instruments has developed two products targeting these systems applications. The first product is the CDCVF111, a 1:9 low-skew, low-jitter differential LVPECL clock driver. The second is the SLK2501, a multirate (OC-48/24/12/3) serial gigabit t
  • Using TI's CDC111/CDCVF111 W/ TLK3104SA Serial Transceiver for Gigabit Ethernet
    PDF, 79 Kb, Datei veröffentlicht: Oct 31, 2001
    This application report discusses jitter transfer of TI's CDC111/CDCVF111 clock drivers when driving TI's TLK3104 serial gigabit transceiver. This report summarizes worst case peak-to-peak and RMS jitter measurements taken at various points, as indicated in Figures 1 and 2. Two different clock sources are used to provide the reference clock signal for the clock drivers, and the output of each cloc
  • Jitter Performance of TI's CDC111/CDCVF111
    PDF, 149 Kb, Datei veröffentlicht: Oct 29, 2001
    This application report discusses various jitter measurements of TI?s CDC111/CDCVF111 while being driven by three different clock sources (VCXOs). The data contained in this report shows that the CDC111/CDCVF111 does not add more than 3 ps of peak-to-peak jitter. Hence, the CDC111 and CDCVF111 are ideal for various SONET and Gigabit Ethernet applications where skew and jitter are of major concern.
  • Output Jitter of CDC111/CDCVF111 in ASIC Networking Application
    PDF, 361 Kb, Datei veröffentlicht: Nov 2, 2001
    This report contains a number of peak-to-peak and cycle-to-cycle jitter measurements of TI?s CDC111 and CDCVF111 clock driver. In this ASIC event, both the CDC111/CDCVF111 clock drivers are used as a master clock distribution for the Gandalf Macro Family Testchip. Comprehensive jitter data as well as output signal levels were taken and thus are included for completeness.
  • DC-Coupling Between Differential LVPECL, LVDS, HSTL, and CML
    PDF, 135 Kb, Datei veröffentlicht: Feb 19, 2003
  • AC Coupling Between Differential LVPECL, LVDS, HSTL and CML (Rev. C)
    PDF, 417 Kb, Revision: C, Datei veröffentlicht: Oct 17, 2007
    This report provides a quick reference of ac-coupling techniques for interfacing between different logic levels. The four differential signaling levels found in this reportare low-voltage positive-referenced emitter coupled logic (LVPECL), low-voltage differential signals (LVDS), high-speed transceiver logic (HSTL), and current-modelogic (CML). From these four differential signaling levels, 16

Modellreihe

Herstellerklassifikation

  • Semiconductors > Clock and Timing > Clock Buffers > Differential