Datasheet Texas Instruments CDCLVD1204RGTT — Datenblatt
Hersteller | Texas Instruments |
Serie | CDCLVD1204 |
Artikelnummer | CDCLVD1204RGTT |
Low Jitter, 2 Eingänge wählbar 1: 4 Universal-zu-LVDS-Puffer 16-VQFN -40 bis 85
Datenblätter
CDCLVD1204 2:4 Low Additive Jitter LVDS Buffer datasheet
PDF, 1.3 Mb, Revision: B, Datei veröffentlicht: Oct 5, 2016
Auszug aus dem Dokument
Preise
Status
Lifecycle Status | Active (Recommended for new designs) |
Manufacture's Sample Availability | Yes |
Verpackung
Pin | 16 |
Package Type | RGT |
Industry STD Term | VQFN |
JEDEC Code | S-PQFP-N |
Package QTY | 250 |
Carrier | SMALL T&R |
Device Marking | D1204 |
Width (mm) | 3 |
Length (mm) | 3 |
Thickness (mm) | .9 |
Pitch (mm) | .5 |
Max Height (mm) | 1 |
Mechanical Data | Herunterladen |
Parameter
Additive RMS Jitter(Typ) | 171 fs |
Input Frequency(Max) | 800 MHz |
Input Level | LVCMOS,LVDS,LVPECL |
Number of Outputs | 4 |
Operating Temperature Range | -40 to 85 C |
Output Frequency(Max) | 800 MHz |
Output Level | LVDS |
Package Group | VQFN |
Package Size: mm2:W x L | 16VQFN: 9 mm2: 3 x 3(VQFN) PKG |
Rating | Catalog |
VCC | 2.5 V |
VCC Out | 2.5 V |
Öko-Plan
RoHS | Compliant |
Design Kits und Evaluierungsmodule
- Evaluation Modules & Boards: CDCLVD1204EVM
CDCLVD1204 Evaluation Module
Lifecycle Status: Active (Recommended for new designs)
Anwendungshinweise
- Clocking Design Guidelines: Unused PinsPDF, 158 Kb, Datei veröffentlicht: Nov 19, 2015
Modellreihe
Serie: CDCLVD1204 (2)
- CDCLVD1204RGTR CDCLVD1204RGTT
Herstellerklassifikation
- Semiconductors > Clock and Timing > Clock Buffers > Differential