Datasheet Texas Instruments CDC3S04YFFR — Datenblatt
Hersteller | Texas Instruments |
Serie | CDC3S04 |
Artikelnummer | CDC3S04YFFR |
Quad Sinus-Taktpuffer mit LDO 20-DSBGA -40 bis 85
Datenblätter
CDC3S04 Quad Sine-Wave Clock Buffer with LDO. datasheet
PDF, 1.5 Mb, Revision: C, Datei veröffentlicht: Jul 25, 2012
Auszug aus dem Dokument
Preise
Status
Lifecycle Status | Active (Recommended for new designs) |
Manufacture's Sample Availability | Yes |
Verpackung
Pin | 20 |
Package Type | YFF |
Industry STD Term | DSBGA |
JEDEC Code | R-XBGA-N |
Package QTY | 3000 |
Carrier | LARGE T&R |
Device Marking | CDC3S04 |
Thickness (mm) | .4 |
Pitch (mm) | .4 |
Max Height (mm) | .625 |
Mechanical Data | Herunterladen |
Parameter
Additive RMS Jitter(Typ) | 300 fs |
Input Frequency(Max) | 52 MHz |
Input Level | SINE |
Number of Outputs | 4 |
Operating Temperature Range | -40 to 85 C |
Output Frequency(Max) | 52 MHz |
Output Level | SINE |
Package Group | DSBGA |
Package Size: mm2:W x L | See datasheet (DSBGA) PKG |
Rating | Catalog |
VCC Out | 1.8 V |
Öko-Plan
RoHS | Compliant |
Design Kits und Evaluierungsmodule
- Evaluation Modules & Boards: CDC3S04EVM
CDC3S04EVM Evaluation Module
Lifecycle Status: Active (Recommended for new designs)
Anwendungshinweise
- Using the CDC3S04PDF, 110 Kb, Datei veröffentlicht: Apr 18, 2010
When designing a single-ended clock tree, a system designer can choose between two commonly-used waveform types: rectangular or sinusoidal. This application note gives a short overview of both signal types and shows the advantages and disadvantages of each using the CDC3S04 quad sine-wave clock buffer with an integrated low-dropout regulator (LDO). Additionally, the clipped sinusoidal waveform is - Power Supply Rejection to Noise in Sinusoidal Clock Buffers: CDC3S04 (Rev. A)PDF, 12.8 Mb, Revision: A, Datei veröffentlicht: Jun 21, 2010
This application report is an overview on how power supply noise affects some key specifications of the CDC3S04 sine wave buffer. The ripple in the power supply induces additional harmonics in the frequency spectrum and spurs in the phase noise plot, thus degrading the overall jitter and EMI performance. Decoupling capacitors significantly minimize these effects. This document provides guidelines
Modellreihe
Serie: CDC3S04 (1)
- CDC3S04YFFR
Herstellerklassifikation
- Semiconductors > Clock and Timing > Clock Buffers > Single-Ended