Datasheet Texas Instruments CDC2582 — Datenblatt

HerstellerTexas Instruments
SerieCDC2582
Datasheet Texas Instruments CDC2582

3,3-V-PLL-Takttreiber mit LVPECL-Eingang und 12 LVTTL-Ausgängen

Datenblätter

3.3-V Phase-Lock Loop Clock Driver With Differential LVPECL Clock Inputs datasheet
PDF, 150 Kb, Revision: B, Datei veröffentlicht: Feb 1, 1996
Auszug aus dem Dokument

Preise

Status

CDC2582PAHCDC2582PAHG4
Lifecycle StatusActive (Recommended for new designs)Active (Recommended for new designs)
Manufacture's Sample AvailabilityYesYes

Verpackung

CDC2582PAHCDC2582PAHG4
N12
Pin5252
Package TypePAHPAH
Industry STD TermTQFPTQFP
JEDEC CodeS-PQFP-GS-PQFP-G
Package QTY160160
CarrierJEDEC TRAY (10+1)JEDEC TRAY (10+1)
Device MarkingCDC2582CDC2582
Width (mm)1010
Length (mm)1010
Thickness (mm)11
Pitch (mm).65.65
Max Height (mm)1.21.2
Mechanical DataHerunterladenHerunterladen

Parameter

Parameters / ModelsCDC2582PAH
CDC2582PAH
CDC2582PAHG4
CDC2582PAHG4
Absolute Jitter (Peak-to-Peak Cycle or Period Jitter), ps200200
Number of Outputs1212
Operating Frequency Range(Max), MHz100100
Operating Frequency Range(Min), MHz2525
Package GroupTQFPTQFP
Package Size: mm2:W x L, PKG52TQFP: 144 mm2: 12 x 12(TQFP)52TQFP: 144 mm2: 12 x 12(TQFP)
RatingCatalogCatalog
VCC, V3.33.3
t(phase error), ps500500
tsk(o), ps500500

Öko-Plan

CDC2582PAHCDC2582PAHG4
RoHSCompliantCompliant

Anwendungshinweise

  • Phase-Lock Loop-Based (PLL) Clock Drivers: Benefits Versus Costs (Rev. A)
    PDF, 51 Kb, Revision: A, Datei veröffentlicht: Mar 1, 1997
    This document provides an overview of a PLL clock driver. The advantages and disadvantages of PLLs and the cost in designs are discussed. TI manufactures three low-voltage high-performance PLL clock drivers, the CDC2582, CDC2586, and the CDC2586.
  • Application and Design Considerations for CDC5xx Phase-Lock Loop Clock Drivers
    PDF, 101 Kb, Datei veröffentlicht: Apr 1, 1996
    Today?s high-speed system designs require stringent propagation and skew parameters to maintain desired system performance. TI developed the CDC5XX platform of PLL clock drivers to meet the need for high-performance clock system components. This document describes the features and functions of the CDC5XX and discusses design considerations and configurations for the CDC586, CDC582, and CDC2582 clo

Modellreihe

Serie: CDC2582 (2)

Herstellerklassifikation

  • Semiconductors> Clock and Timing> Clock Buffers> Zero Delay Buffers