Datasheet Texas Instruments CDC2509APWR — Datenblatt
Hersteller | Texas Instruments |
Serie | CDC2509A |
Artikelnummer | CDC2509APWR |
3,3-V-Phasenregelkreistakttreiber mit 3-Zustands-Ausgängen 24-TSSOP 0 bis 70
Datenblätter
CDC2509A: 3.3 V Phase Lock Loop Clock Driver (Rev. C)
PDF, 614 Kb, Revision: C, Datei veröffentlicht: Dec 2, 2004
Preise
Status
Lifecycle Status | NRND (Not recommended for new designs) |
Manufacture's Sample Availability | No |
Verpackung
Pin | 24 |
Package Type | PW |
Industry STD Term | TSSOP |
JEDEC Code | R-PDSO-G |
Package QTY | 2000 |
Carrier | LARGE T&R |
Device Marking | CK2509A |
Width (mm) | 4.4 |
Length (mm) | 7.8 |
Thickness (mm) | 1 |
Pitch (mm) | .65 |
Max Height (mm) | 1.2 |
Mechanical Data | Herunterladen |
Öko-Plan
RoHS | Compliant |
Pb Free | Yes |
Anwendungshinweise
- Using CDC2509A/CDC2510A PLL With Spread Spectrum Clocking (SSC)PDF, 454 Kb, Datei veröffentlicht: Jan 5, 1999
This application note describes the CDC2509A/2510A [1] phase-lock loop clockdrivers and their use with spread spectrum clocking system. This application note gives SSC system performance measurements and parameter measurementinstructions. - High Speed Clock Distribution Design Techniques for CDC 509/516/2509/2510/2516 (Rev. A)PDF, 109 Kb, Revision: A, Datei veröffentlicht: Sep 23, 1998
The memory bandwidth of high performance microprocessors is increasing at a rapid rate and the future memory bandwidth requirements are expected to keep increasing. The bandwidth requirements of RAM will be satisfied in the near term by using Synchronous DRAM. The need to drive multiple DRAM chips at high speeds with low skew necessitates the use of clock distribution devices with Phase Locked Loo
Modellreihe
Serie: CDC2509A (2)
- CDC2509APWR CDC2509APWRG4
Herstellerklassifikation
- Semiconductors > Clock and Timing > Clock Buffers > Zero Delay Buffers