Datasheet Texas Instruments CD74HCT112E — Datenblatt
Hersteller | Texas Instruments |
Serie | CD74HCT112 |
Artikelnummer | CD74HCT112E |
Hochgeschwindigkeits-CMOS-Logik-Dual-Negative-Edge-Triggered JK-Flip-Flops mit 16-PDIP -55 auf 125 setzen und zurücksetzen
Datenblätter
CD54HC112, CD74HC112, CD54HCT112, CD74HCT112 datasheet
PDF, 749 Kb, Revision: H, Datei veröffentlicht: Oct 13, 2003
Auszug aus dem Dokument
Preise
Status
Lifecycle Status | Active (Recommended for new designs) |
Manufacture's Sample Availability | No |
Verpackung
Pin | 16 |
Package Type | N |
Industry STD Term | PDIP |
JEDEC Code | R-PDIP-T |
Package QTY | 25 |
Carrier | TUBE |
Device Marking | CD74HCT112E |
Width (mm) | 6.35 |
Length (mm) | 19.3 |
Thickness (mm) | 3.9 |
Pitch (mm) | 2.54 |
Max Height (mm) | 5.08 |
Mechanical Data | Herunterladen |
Parameter
Bits | 2 |
F @ Nom Voltage(Max) | 25 Mhz |
ICC @ Nom Voltage(Max) | 0.04 mA |
Output Drive (IOL/IOH)(Max) | -6/6 mA |
Package Group | PDIP |
Package Size: mm2:W x L | See datasheet (PDIP) PKG |
Rating | Catalog |
Schmitt Trigger | No |
Technology Family | HCT |
VCC(Max) | 5.5 V |
VCC(Min) | 4.5 V |
Voltage(Nom) | 5 V |
tpd @ Nom Voltage(Max) | 44 ns |
Öko-Plan
RoHS | Compliant |
Pb Free | Yes |
Anwendungshinweise
- Power-Up Behavior of Clocked Devices (Rev. A)PDF, 34 Kb, Revision: A, Datei veröffentlicht: Feb 6, 2015
Modellreihe
Serie: CD74HCT112 (2)
- CD74HCT112E CD74HCT112EE4
Herstellerklassifikation
- Semiconductors > Logic > Flip-Flop/Latch/Register > J-K Flip-Flop